You've already forked linux-rockchip
mirror of
https://github.com/armbian/linux-rockchip.git
synced 2026-01-06 11:08:10 -08:00
crypto: cavium - Add Support for Octeon-tx CPT Engine
Enable the Physical Function driver for the Cavium Crypto Engine (CPT) found in Octeon-tx series of SoC's. CPT is the Cryptographic Accelaration Unit. CPT includes microcoded GigaCypher symmetric engines (SEs) and asymmetric engines (AEs). Signed-off-by: George Cherian <george.cherian@cavium.com> Reviewed-by: David Daney <david.daney@cavium.com> Signed-off-by: Herbert Xu <herbert@gondor.apana.org.au>
This commit is contained in:
committed by
Herbert Xu
parent
87f3d0887c
commit
9e2c7d9994
16
drivers/crypto/cavium/cpt/Kconfig
Normal file
16
drivers/crypto/cavium/cpt/Kconfig
Normal file
@@ -0,0 +1,16 @@
|
||||
#
|
||||
# Cavium crypto device configuration
|
||||
#
|
||||
|
||||
config CRYPTO_DEV_CPT
|
||||
tristate
|
||||
|
||||
config CAVIUM_CPT
|
||||
tristate "Cavium Cryptographic Accelerator driver"
|
||||
depends on ARCH_THUNDER
|
||||
select CRYPTO_DEV_CPT
|
||||
help
|
||||
Support for Cavium CPT block found in octeon-tx series of
|
||||
processors.
|
||||
|
||||
To compile this as a module, choose M here.
|
||||
2
drivers/crypto/cavium/cpt/Makefile
Normal file
2
drivers/crypto/cavium/cpt/Makefile
Normal file
@@ -0,0 +1,2 @@
|
||||
obj-$(CONFIG_CAVIUM_CPT) += cptpf.o
|
||||
cptpf-objs := cptpf_main.o cptpf_mbox.o
|
||||
158
drivers/crypto/cavium/cpt/cpt_common.h
Normal file
158
drivers/crypto/cavium/cpt/cpt_common.h
Normal file
@@ -0,0 +1,158 @@
|
||||
/*
|
||||
* Copyright (C) 2016 Cavium, Inc.
|
||||
*
|
||||
* This program is free software; you can redistribute it and/or modify it
|
||||
* under the terms of version 2 of the GNU General Public License
|
||||
* as published by the Free Software Foundation.
|
||||
*/
|
||||
|
||||
#ifndef __CPT_COMMON_H
|
||||
#define __CPT_COMMON_H
|
||||
|
||||
#include <asm/byteorder.h>
|
||||
#include <linux/delay.h>
|
||||
#include <linux/pci.h>
|
||||
|
||||
#include "cpt_hw_types.h"
|
||||
|
||||
/* Device ID */
|
||||
#define CPT_81XX_PCI_PF_DEVICE_ID 0xa040
|
||||
#define CPT_81XX_PCI_VF_DEVICE_ID 0xa041
|
||||
|
||||
/* flags to indicate the features supported */
|
||||
#define CPT_FLAG_MSIX_ENABLED BIT(0)
|
||||
#define CPT_FLAG_SRIOV_ENABLED BIT(1)
|
||||
#define CPT_FLAG_VF_DRIVER BIT(2)
|
||||
#define CPT_FLAG_DEVICE_READY BIT(3)
|
||||
|
||||
#define cpt_msix_enabled(cpt) ((cpt)->flags & CPT_FLAG_MSIX_ENABLED)
|
||||
#define cpt_sriov_enabled(cpt) ((cpt)->flags & CPT_FLAG_SRIOV_ENABLED)
|
||||
#define cpt_vf_driver(cpt) ((cpt)->flags & CPT_FLAG_VF_DRIVER)
|
||||
#define cpt_device_ready(cpt) ((cpt)->flags & CPT_FLAG_DEVICE_READY)
|
||||
|
||||
#define CPT_MBOX_MSG_TYPE_ACK 1
|
||||
#define CPT_MBOX_MSG_TYPE_NACK 2
|
||||
#define CPT_MBOX_MSG_TIMEOUT 2000
|
||||
#define VF_STATE_DOWN 0
|
||||
#define VF_STATE_UP 1
|
||||
|
||||
/*
|
||||
* CPT Registers map for 81xx
|
||||
*/
|
||||
|
||||
/* PF registers */
|
||||
#define CPTX_PF_CONSTANTS(a) (0x0ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_RESET(a) (0x100ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_DIAG(a) (0x120ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_BIST_STATUS(a) (0x160ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_ECC0_CTL(a) (0x200ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_ECC0_FLIP(a) (0x210ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_ECC0_INT(a) (0x220ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_ECC0_INT_W1S(a) (0x230ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_ECC0_ENA_W1S(a) (0x240ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_ECC0_ENA_W1C(a) (0x250ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_MBOX_INTX(a, b) \
|
||||
(0x400ll + ((u64)(a) << 36) + ((b) << 3))
|
||||
#define CPTX_PF_MBOX_INT_W1SX(a, b) \
|
||||
(0x420ll + ((u64)(a) << 36) + ((b) << 3))
|
||||
#define CPTX_PF_MBOX_ENA_W1CX(a, b) \
|
||||
(0x440ll + ((u64)(a) << 36) + ((b) << 3))
|
||||
#define CPTX_PF_MBOX_ENA_W1SX(a, b) \
|
||||
(0x460ll + ((u64)(a) << 36) + ((b) << 3))
|
||||
#define CPTX_PF_EXEC_INT(a) (0x500ll + 0x1000000000ll * ((a) & 0x1))
|
||||
#define CPTX_PF_EXEC_INT_W1S(a) (0x520ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_EXEC_ENA_W1C(a) (0x540ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_EXEC_ENA_W1S(a) (0x560ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_GX_EN(a, b) \
|
||||
(0x600ll + ((u64)(a) << 36) + ((b) << 3))
|
||||
#define CPTX_PF_EXEC_INFO(a) (0x700ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_EXEC_BUSY(a) (0x800ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_EXEC_INFO0(a) (0x900ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_EXEC_INFO1(a) (0x910ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_INST_REQ_PC(a) (0x10000ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_INST_LATENCY_PC(a) \
|
||||
(0x10020ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_RD_REQ_PC(a) (0x10040ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_RD_LATENCY_PC(a) (0x10060ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_RD_UC_PC(a) (0x10080ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_ACTIVE_CYCLES_PC(a) (0x10100ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_EXE_CTL(a) (0x4000000ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_EXE_STATUS(a) (0x4000008ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_EXE_CLK(a) (0x4000010ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_EXE_DBG_CTL(a) (0x4000018ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_EXE_DBG_DATA(a) (0x4000020ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_EXE_BIST_STATUS(a) (0x4000028ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_EXE_REQ_TIMER(a) (0x4000030ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_EXE_MEM_CTL(a) (0x4000038ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_EXE_PERF_CTL(a) (0x4001000ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_EXE_DBG_CNTX(a, b) \
|
||||
(0x4001100ll + ((u64)(a) << 36) + ((b) << 3))
|
||||
#define CPTX_PF_EXE_PERF_EVENT_CNT(a) (0x4001180ll + ((u64)(a) << 36))
|
||||
#define CPTX_PF_EXE_EPCI_INBX_CNT(a, b) \
|
||||
(0x4001200ll + ((u64)(a) << 36) + ((b) << 3))
|
||||
#define CPTX_PF_EXE_EPCI_OUTBX_CNT(a, b) \
|
||||
(0x4001240ll + ((u64)(a) << 36) + ((b) << 3))
|
||||
#define CPTX_PF_ENGX_UCODE_BASE(a, b) \
|
||||
(0x4002000ll + ((u64)(a) << 36) + ((b) << 3))
|
||||
#define CPTX_PF_QX_CTL(a, b) \
|
||||
(0x8000000ll + ((u64)(a) << 36) + ((b) << 20))
|
||||
#define CPTX_PF_QX_GMCTL(a, b) \
|
||||
(0x8000020ll + ((u64)(a) << 36) + ((b) << 20))
|
||||
#define CPTX_PF_QX_CTL2(a, b) \
|
||||
(0x8000100ll + ((u64)(a) << 36) + ((b) << 20))
|
||||
#define CPTX_PF_VFX_MBOXX(a, b, c) \
|
||||
(0x8001000ll + ((u64)(a) << 36) + ((b) << 20) + ((c) << 8))
|
||||
|
||||
/* VF registers */
|
||||
#define CPTX_VQX_CTL(a, b) (0x100ll + ((u64)(a) << 36) + ((b) << 20))
|
||||
#define CPTX_VQX_SADDR(a, b) (0x200ll + ((u64)(a) << 36) + ((b) << 20))
|
||||
#define CPTX_VQX_DONE_WAIT(a, b) (0x400ll + ((u64)(a) << 36) + ((b) << 20))
|
||||
#define CPTX_VQX_INPROG(a, b) (0x410ll + ((u64)(a) << 36) + ((b) << 20))
|
||||
#define CPTX_VQX_DONE(a, b) (0x420ll + ((u64)(a) << 36) + ((b) << 20))
|
||||
#define CPTX_VQX_DONE_ACK(a, b) (0x440ll + ((u64)(a) << 36) + ((b) << 20))
|
||||
#define CPTX_VQX_DONE_INT_W1S(a, b) (0x460ll + ((u64)(a) << 36) + ((b) << 20))
|
||||
#define CPTX_VQX_DONE_INT_W1C(a, b) (0x468ll + ((u64)(a) << 36) + ((b) << 20))
|
||||
#define CPTX_VQX_DONE_ENA_W1S(a, b) (0x470ll + ((u64)(a) << 36) + ((b) << 20))
|
||||
#define CPTX_VQX_DONE_ENA_W1C(a, b) (0x478ll + ((u64)(a) << 36) + ((b) << 20))
|
||||
#define CPTX_VQX_MISC_INT(a, b) (0x500ll + ((u64)(a) << 36) + ((b) << 20))
|
||||
#define CPTX_VQX_MISC_INT_W1S(a, b) (0x508ll + ((u64)(a) << 36) + ((b) << 20))
|
||||
#define CPTX_VQX_MISC_ENA_W1S(a, b) (0x510ll + ((u64)(a) << 36) + ((b) << 20))
|
||||
#define CPTX_VQX_MISC_ENA_W1C(a, b) (0x518ll + ((u64)(a) << 36) + ((b) << 20))
|
||||
#define CPTX_VQX_DOORBELL(a, b) (0x600ll + ((u64)(a) << 36) + ((b) << 20))
|
||||
#define CPTX_VFX_PF_MBOXX(a, b, c) \
|
||||
(0x1000ll + ((u64)(a) << 36) + ((b) << 20) + ((c) << 3))
|
||||
|
||||
enum vftype {
|
||||
AE_TYPES = 1,
|
||||
SE_TYPES = 2,
|
||||
BAD_CPT_TYPES,
|
||||
};
|
||||
|
||||
/* Max CPT devices supported */
|
||||
enum cpt_mbox_opcode {
|
||||
CPT_MSG_VF_UP = 1,
|
||||
CPT_MSG_VF_DOWN,
|
||||
CPT_MSG_READY,
|
||||
CPT_MSG_QLEN,
|
||||
CPT_MSG_QBIND_GRP,
|
||||
CPT_MSG_VQ_PRIORITY,
|
||||
};
|
||||
|
||||
/* CPT mailbox structure */
|
||||
struct cpt_mbox {
|
||||
u64 msg; /* Message type MBOX[0] */
|
||||
u64 data;/* Data MBOX[1] */
|
||||
};
|
||||
|
||||
/* Register read/write APIs */
|
||||
static inline void cpt_write_csr64(u8 __iomem *hw_addr, u64 offset,
|
||||
u64 val)
|
||||
{
|
||||
writeq(val, hw_addr + offset);
|
||||
}
|
||||
|
||||
static inline u64 cpt_read_csr64(u8 __iomem *hw_addr, u64 offset)
|
||||
{
|
||||
return readq(hw_addr + offset);
|
||||
}
|
||||
#endif /* __CPT_COMMON_H */
|
||||
658
drivers/crypto/cavium/cpt/cpt_hw_types.h
Normal file
658
drivers/crypto/cavium/cpt/cpt_hw_types.h
Normal file
File diff suppressed because it is too large
Load Diff
69
drivers/crypto/cavium/cpt/cptpf.h
Normal file
69
drivers/crypto/cavium/cpt/cptpf.h
Normal file
@@ -0,0 +1,69 @@
|
||||
/*
|
||||
* Copyright (C) 2016 Cavium, Inc.
|
||||
*
|
||||
* This program is free software; you can redistribute it and/or modify it
|
||||
* under the terms of version 2 of the GNU General Public License
|
||||
* as published by the Free Software Foundation.
|
||||
*/
|
||||
|
||||
#ifndef __CPTPF_H
|
||||
#define __CPTPF_H
|
||||
|
||||
#include "cpt_common.h"
|
||||
|
||||
#define CSR_DELAY 30
|
||||
#define CPT_MAX_CORE_GROUPS 8
|
||||
#define CPT_MAX_SE_CORES 10
|
||||
#define CPT_MAX_AE_CORES 6
|
||||
#define CPT_MAX_TOTAL_CORES (CPT_MAX_SE_CORES + CPT_MAX_AE_CORES)
|
||||
#define CPT_MAX_VF_NUM 16
|
||||
#define CPT_PF_MSIX_VECTORS 3
|
||||
#define CPT_PF_INT_VEC_E_MBOXX(a) (0x02 + (a))
|
||||
#define CPT_UCODE_VERSION_SZ 32
|
||||
struct cpt_device;
|
||||
|
||||
struct microcode {
|
||||
u8 is_mc_valid;
|
||||
u8 is_ae;
|
||||
u8 group;
|
||||
u8 num_cores;
|
||||
u32 code_size;
|
||||
u64 core_mask;
|
||||
u8 version[CPT_UCODE_VERSION_SZ];
|
||||
/* Base info */
|
||||
dma_addr_t phys_base;
|
||||
void *code;
|
||||
};
|
||||
|
||||
struct cpt_vf_info {
|
||||
u8 state;
|
||||
u8 priority;
|
||||
u8 id;
|
||||
u32 qlen;
|
||||
};
|
||||
|
||||
/**
|
||||
* cpt device structure
|
||||
*/
|
||||
struct cpt_device {
|
||||
u16 flags; /* Flags to hold device status bits */
|
||||
u8 num_vf_en; /* Number of VFs enabled (0...CPT_MAX_VF_NUM) */
|
||||
struct cpt_vf_info vfinfo[CPT_MAX_VF_NUM]; /* Per VF info */
|
||||
|
||||
void __iomem *reg_base; /* Register start address */
|
||||
/* MSI-X */
|
||||
u8 num_vec;
|
||||
bool msix_enabled;
|
||||
struct msix_entry msix_entries[CPT_PF_MSIX_VECTORS];
|
||||
bool irq_allocated[CPT_PF_MSIX_VECTORS];
|
||||
struct pci_dev *pdev; /* pci device handle */
|
||||
|
||||
struct microcode mcode[CPT_MAX_CORE_GROUPS];
|
||||
u8 next_mc_idx; /* next microcode index */
|
||||
u8 next_group;
|
||||
u8 max_se_cores;
|
||||
u8 max_ae_cores;
|
||||
};
|
||||
|
||||
void cpt_mbox_intr_handler(struct cpt_device *cpt, int mbx);
|
||||
#endif /* __CPTPF_H */
|
||||
708
drivers/crypto/cavium/cpt/cptpf_main.c
Normal file
708
drivers/crypto/cavium/cpt/cptpf_main.c
Normal file
File diff suppressed because it is too large
Load Diff
163
drivers/crypto/cavium/cpt/cptpf_mbox.c
Normal file
163
drivers/crypto/cavium/cpt/cptpf_mbox.c
Normal file
@@ -0,0 +1,163 @@
|
||||
/*
|
||||
* Copyright (C) 2016 Cavium, Inc.
|
||||
*
|
||||
* This program is free software; you can redistribute it and/or modify
|
||||
* it under the terms of version 2 of the GNU General Public License
|
||||
* as published by the Free Software Foundation.
|
||||
*/
|
||||
#include <linux/module.h>
|
||||
#include "cptpf.h"
|
||||
|
||||
static void cpt_send_msg_to_vf(struct cpt_device *cpt, int vf,
|
||||
struct cpt_mbox *mbx)
|
||||
{
|
||||
/* Writing mbox(0) causes interrupt */
|
||||
cpt_write_csr64(cpt->reg_base, CPTX_PF_VFX_MBOXX(0, vf, 1),
|
||||
mbx->data);
|
||||
cpt_write_csr64(cpt->reg_base, CPTX_PF_VFX_MBOXX(0, vf, 0), mbx->msg);
|
||||
}
|
||||
|
||||
/* ACKs VF's mailbox message
|
||||
* @vf: VF to which ACK to be sent
|
||||
*/
|
||||
static void cpt_mbox_send_ack(struct cpt_device *cpt, int vf,
|
||||
struct cpt_mbox *mbx)
|
||||
{
|
||||
mbx->data = 0ull;
|
||||
mbx->msg = CPT_MBOX_MSG_TYPE_ACK;
|
||||
cpt_send_msg_to_vf(cpt, vf, mbx);
|
||||
}
|
||||
|
||||
static void cpt_clear_mbox_intr(struct cpt_device *cpt, u32 vf)
|
||||
{
|
||||
/* W1C for the VF */
|
||||
cpt_write_csr64(cpt->reg_base, CPTX_PF_MBOX_INTX(0, 0), (1 << vf));
|
||||
}
|
||||
|
||||
/*
|
||||
* Configure QLEN/Chunk sizes for VF
|
||||
*/
|
||||
static void cpt_cfg_qlen_for_vf(struct cpt_device *cpt, int vf, u32 size)
|
||||
{
|
||||
union cptx_pf_qx_ctl pf_qx_ctl;
|
||||
|
||||
pf_qx_ctl.u = cpt_read_csr64(cpt->reg_base, CPTX_PF_QX_CTL(0, vf));
|
||||
pf_qx_ctl.s.size = size;
|
||||
pf_qx_ctl.s.cont_err = true;
|
||||
cpt_write_csr64(cpt->reg_base, CPTX_PF_QX_CTL(0, vf), pf_qx_ctl.u);
|
||||
}
|
||||
|
||||
/*
|
||||
* Configure VQ priority
|
||||
*/
|
||||
static void cpt_cfg_vq_priority(struct cpt_device *cpt, int vf, u32 pri)
|
||||
{
|
||||
union cptx_pf_qx_ctl pf_qx_ctl;
|
||||
|
||||
pf_qx_ctl.u = cpt_read_csr64(cpt->reg_base, CPTX_PF_QX_CTL(0, vf));
|
||||
pf_qx_ctl.s.pri = pri;
|
||||
cpt_write_csr64(cpt->reg_base, CPTX_PF_QX_CTL(0, vf), pf_qx_ctl.u);
|
||||
}
|
||||
|
||||
static u8 cpt_bind_vq_to_grp(struct cpt_device *cpt, u8 q, u8 grp)
|
||||
{
|
||||
struct microcode *mcode = cpt->mcode;
|
||||
union cptx_pf_qx_ctl pf_qx_ctl;
|
||||
struct device *dev = &cpt->pdev->dev;
|
||||
|
||||
if (q >= CPT_MAX_VF_NUM) {
|
||||
dev_err(dev, "Queues are more than cores in the group");
|
||||
return -EINVAL;
|
||||
}
|
||||
if (grp >= CPT_MAX_CORE_GROUPS) {
|
||||
dev_err(dev, "Request group is more than possible groups");
|
||||
return -EINVAL;
|
||||
}
|
||||
if (grp >= cpt->next_mc_idx) {
|
||||
dev_err(dev, "Request group is higher than available functional groups");
|
||||
return -EINVAL;
|
||||
}
|
||||
pf_qx_ctl.u = cpt_read_csr64(cpt->reg_base, CPTX_PF_QX_CTL(0, q));
|
||||
pf_qx_ctl.s.grp = mcode[grp].group;
|
||||
cpt_write_csr64(cpt->reg_base, CPTX_PF_QX_CTL(0, q), pf_qx_ctl.u);
|
||||
dev_dbg(dev, "VF %d TYPE %s", q, (mcode[grp].is_ae ? "AE" : "SE"));
|
||||
|
||||
return mcode[grp].is_ae ? AE_TYPES : SE_TYPES;
|
||||
}
|
||||
|
||||
/* Interrupt handler to handle mailbox messages from VFs */
|
||||
static void cpt_handle_mbox_intr(struct cpt_device *cpt, int vf)
|
||||
{
|
||||
struct cpt_vf_info *vfx = &cpt->vfinfo[vf];
|
||||
struct cpt_mbox mbx = {};
|
||||
u8 vftype;
|
||||
struct device *dev = &cpt->pdev->dev;
|
||||
/*
|
||||
* MBOX[0] contains msg
|
||||
* MBOX[1] contains data
|
||||
*/
|
||||
mbx.msg = cpt_read_csr64(cpt->reg_base, CPTX_PF_VFX_MBOXX(0, vf, 0));
|
||||
mbx.data = cpt_read_csr64(cpt->reg_base, CPTX_PF_VFX_MBOXX(0, vf, 1));
|
||||
dev_dbg(dev, "%s: Mailbox msg 0x%llx from VF%d", __func__, mbx.msg, vf);
|
||||
switch (mbx.msg) {
|
||||
case CPT_MSG_VF_UP:
|
||||
vfx->state = VF_STATE_UP;
|
||||
try_module_get(THIS_MODULE);
|
||||
cpt_mbox_send_ack(cpt, vf, &mbx);
|
||||
break;
|
||||
case CPT_MSG_READY:
|
||||
mbx.msg = CPT_MSG_READY;
|
||||
mbx.data = vf;
|
||||
cpt_send_msg_to_vf(cpt, vf, &mbx);
|
||||
break;
|
||||
case CPT_MSG_VF_DOWN:
|
||||
/* First msg in VF teardown sequence */
|
||||
vfx->state = VF_STATE_DOWN;
|
||||
module_put(THIS_MODULE);
|
||||
cpt_mbox_send_ack(cpt, vf, &mbx);
|
||||
break;
|
||||
case CPT_MSG_QLEN:
|
||||
vfx->qlen = mbx.data;
|
||||
cpt_cfg_qlen_for_vf(cpt, vf, vfx->qlen);
|
||||
cpt_mbox_send_ack(cpt, vf, &mbx);
|
||||
break;
|
||||
case CPT_MSG_QBIND_GRP:
|
||||
vftype = cpt_bind_vq_to_grp(cpt, vf, (u8)mbx.data);
|
||||
if ((vftype != AE_TYPES) && (vftype != SE_TYPES))
|
||||
dev_err(dev, "Queue %d binding to group %llu failed",
|
||||
vf, mbx.data);
|
||||
else {
|
||||
dev_dbg(dev, "Queue %d binding to group %llu successful",
|
||||
vf, mbx.data);
|
||||
mbx.msg = CPT_MSG_QBIND_GRP;
|
||||
mbx.data = vftype;
|
||||
cpt_send_msg_to_vf(cpt, vf, &mbx);
|
||||
}
|
||||
break;
|
||||
case CPT_MSG_VQ_PRIORITY:
|
||||
vfx->priority = mbx.data;
|
||||
cpt_cfg_vq_priority(cpt, vf, vfx->priority);
|
||||
cpt_mbox_send_ack(cpt, vf, &mbx);
|
||||
break;
|
||||
default:
|
||||
dev_err(&cpt->pdev->dev, "Invalid msg from VF%d, msg 0x%llx\n",
|
||||
vf, mbx.msg);
|
||||
break;
|
||||
}
|
||||
}
|
||||
|
||||
void cpt_mbox_intr_handler (struct cpt_device *cpt, int mbx)
|
||||
{
|
||||
u64 intr;
|
||||
u8 vf;
|
||||
|
||||
intr = cpt_read_csr64(cpt->reg_base, CPTX_PF_MBOX_INTX(0, 0));
|
||||
dev_dbg(&cpt->pdev->dev, "PF interrupt Mbox%d 0x%llx\n", mbx, intr);
|
||||
for (vf = 0; vf < CPT_MAX_VF_NUM; vf++) {
|
||||
if (intr & (1ULL << vf)) {
|
||||
dev_dbg(&cpt->pdev->dev, "Intr from VF %d\n", vf);
|
||||
cpt_handle_mbox_intr(cpt, vf);
|
||||
cpt_clear_mbox_intr(cpt, vf);
|
||||
}
|
||||
}
|
||||
}
|
||||
Reference in New Issue
Block a user