You've already forked linux-apfs
mirror of
https://github.com/linux-apfs/linux-apfs.git
synced 2026-05-01 15:00:59 -07:00
[MIPS] IRQ cleanups
This is a big irq cleanup patch. * Use set_irq_chip() to register irq_chip. * Initialize .mask, .unmask, .mask_ack field. Functions for these method are already exist in most case. * Do not initialize .startup, .shutdown, .enable, .disable fields if default routines provided by irq_chip_set_defaults() were suitable. * Remove redundant irq_desc initializations. * Remove unnecessary local_irq_save/local_irq_restore, spin_lock. With this cleanup, it would be easy to switch to slightly lightwait irq flow handlers (handle_level_irq(), etc.) instead of __do_IRQ(). Though whole this patch is quite large, changes in each irq_chip are not quite simple. Please review and test on your platform. Thanks. Signed-off-by: Atsushi Nemoto <anemo@mba.ocn.ne.jp> Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
This commit is contained in:
committed by
Ralf Baechle
parent
c87b6ebaea
commit
1603b5aca4
@@ -70,7 +70,6 @@ extern irq_cpustat_t irq_stat [NR_CPUS];
|
||||
extern void mips_timer_interrupt(void);
|
||||
|
||||
static void setup_local_irq(unsigned int irq, int type, int int_req);
|
||||
static unsigned int startup_irq(unsigned int irq);
|
||||
static void end_irq(unsigned int irq_nr);
|
||||
static inline void mask_and_ack_level_irq(unsigned int irq_nr);
|
||||
static inline void mask_and_ack_rise_edge_irq(unsigned int irq_nr);
|
||||
@@ -84,20 +83,6 @@ void (*board_init_irq)(void);
|
||||
static DEFINE_SPINLOCK(irq_lock);
|
||||
|
||||
|
||||
static unsigned int startup_irq(unsigned int irq_nr)
|
||||
{
|
||||
local_enable_irq(irq_nr);
|
||||
return 0;
|
||||
}
|
||||
|
||||
|
||||
static void shutdown_irq(unsigned int irq_nr)
|
||||
{
|
||||
local_disable_irq(irq_nr);
|
||||
return;
|
||||
}
|
||||
|
||||
|
||||
inline void local_enable_irq(unsigned int irq_nr)
|
||||
{
|
||||
if (irq_nr > AU1000_LAST_INTC0_INT) {
|
||||
@@ -249,41 +234,37 @@ void restore_local_and_enable(int controller, unsigned long mask)
|
||||
|
||||
static struct irq_chip rise_edge_irq_type = {
|
||||
.typename = "Au1000 Rise Edge",
|
||||
.startup = startup_irq,
|
||||
.shutdown = shutdown_irq,
|
||||
.enable = local_enable_irq,
|
||||
.disable = local_disable_irq,
|
||||
.ack = mask_and_ack_rise_edge_irq,
|
||||
.mask = local_disable_irq,
|
||||
.mask_ack = mask_and_ack_rise_edge_irq,
|
||||
.unmask = local_enable_irq,
|
||||
.end = end_irq,
|
||||
};
|
||||
|
||||
static struct irq_chip fall_edge_irq_type = {
|
||||
.typename = "Au1000 Fall Edge",
|
||||
.startup = startup_irq,
|
||||
.shutdown = shutdown_irq,
|
||||
.enable = local_enable_irq,
|
||||
.disable = local_disable_irq,
|
||||
.ack = mask_and_ack_fall_edge_irq,
|
||||
.mask = local_disable_irq,
|
||||
.mask_ack = mask_and_ack_fall_edge_irq,
|
||||
.unmask = local_enable_irq,
|
||||
.end = end_irq,
|
||||
};
|
||||
|
||||
static struct irq_chip either_edge_irq_type = {
|
||||
.typename = "Au1000 Rise or Fall Edge",
|
||||
.startup = startup_irq,
|
||||
.shutdown = shutdown_irq,
|
||||
.enable = local_enable_irq,
|
||||
.disable = local_disable_irq,
|
||||
.ack = mask_and_ack_either_edge_irq,
|
||||
.mask = local_disable_irq,
|
||||
.mask_ack = mask_and_ack_either_edge_irq,
|
||||
.unmask = local_enable_irq,
|
||||
.end = end_irq,
|
||||
};
|
||||
|
||||
static struct irq_chip level_irq_type = {
|
||||
.typename = "Au1000 Level",
|
||||
.startup = startup_irq,
|
||||
.shutdown = shutdown_irq,
|
||||
.enable = local_enable_irq,
|
||||
.disable = local_disable_irq,
|
||||
.ack = mask_and_ack_level_irq,
|
||||
.mask = local_disable_irq,
|
||||
.mask_ack = mask_and_ack_level_irq,
|
||||
.unmask = local_enable_irq,
|
||||
.end = end_irq,
|
||||
};
|
||||
|
||||
@@ -328,31 +309,31 @@ static void setup_local_irq(unsigned int irq_nr, int type, int int_req)
|
||||
au_writel(1<<(irq_nr-32), IC1_CFG2CLR);
|
||||
au_writel(1<<(irq_nr-32), IC1_CFG1CLR);
|
||||
au_writel(1<<(irq_nr-32), IC1_CFG0SET);
|
||||
irq_desc[irq_nr].chip = &rise_edge_irq_type;
|
||||
set_irq_chip(irq_nr, &rise_edge_irq_type);
|
||||
break;
|
||||
case INTC_INT_FALL_EDGE: /* 0:1:0 */
|
||||
au_writel(1<<(irq_nr-32), IC1_CFG2CLR);
|
||||
au_writel(1<<(irq_nr-32), IC1_CFG1SET);
|
||||
au_writel(1<<(irq_nr-32), IC1_CFG0CLR);
|
||||
irq_desc[irq_nr].chip = &fall_edge_irq_type;
|
||||
set_irq_chip(irq_nr, &fall_edge_irq_type);
|
||||
break;
|
||||
case INTC_INT_RISE_AND_FALL_EDGE: /* 0:1:1 */
|
||||
au_writel(1<<(irq_nr-32), IC1_CFG2CLR);
|
||||
au_writel(1<<(irq_nr-32), IC1_CFG1SET);
|
||||
au_writel(1<<(irq_nr-32), IC1_CFG0SET);
|
||||
irq_desc[irq_nr].chip = &either_edge_irq_type;
|
||||
set_irq_chip(irq_nr, &either_edge_irq_type);
|
||||
break;
|
||||
case INTC_INT_HIGH_LEVEL: /* 1:0:1 */
|
||||
au_writel(1<<(irq_nr-32), IC1_CFG2SET);
|
||||
au_writel(1<<(irq_nr-32), IC1_CFG1CLR);
|
||||
au_writel(1<<(irq_nr-32), IC1_CFG0SET);
|
||||
irq_desc[irq_nr].chip = &level_irq_type;
|
||||
set_irq_chip(irq_nr, &level_irq_type);
|
||||
break;
|
||||
case INTC_INT_LOW_LEVEL: /* 1:1:0 */
|
||||
au_writel(1<<(irq_nr-32), IC1_CFG2SET);
|
||||
au_writel(1<<(irq_nr-32), IC1_CFG1SET);
|
||||
au_writel(1<<(irq_nr-32), IC1_CFG0CLR);
|
||||
irq_desc[irq_nr].chip = &level_irq_type;
|
||||
set_irq_chip(irq_nr, &level_irq_type);
|
||||
break;
|
||||
case INTC_INT_DISABLED: /* 0:0:0 */
|
||||
au_writel(1<<(irq_nr-32), IC1_CFG0CLR);
|
||||
@@ -380,31 +361,31 @@ static void setup_local_irq(unsigned int irq_nr, int type, int int_req)
|
||||
au_writel(1<<irq_nr, IC0_CFG2CLR);
|
||||
au_writel(1<<irq_nr, IC0_CFG1CLR);
|
||||
au_writel(1<<irq_nr, IC0_CFG0SET);
|
||||
irq_desc[irq_nr].chip = &rise_edge_irq_type;
|
||||
set_irq_chip(irq_nr, &rise_edge_irq_type);
|
||||
break;
|
||||
case INTC_INT_FALL_EDGE: /* 0:1:0 */
|
||||
au_writel(1<<irq_nr, IC0_CFG2CLR);
|
||||
au_writel(1<<irq_nr, IC0_CFG1SET);
|
||||
au_writel(1<<irq_nr, IC0_CFG0CLR);
|
||||
irq_desc[irq_nr].chip = &fall_edge_irq_type;
|
||||
set_irq_chip(irq_nr, &fall_edge_irq_type);
|
||||
break;
|
||||
case INTC_INT_RISE_AND_FALL_EDGE: /* 0:1:1 */
|
||||
au_writel(1<<irq_nr, IC0_CFG2CLR);
|
||||
au_writel(1<<irq_nr, IC0_CFG1SET);
|
||||
au_writel(1<<irq_nr, IC0_CFG0SET);
|
||||
irq_desc[irq_nr].chip = &either_edge_irq_type;
|
||||
set_irq_chip(irq_nr, &either_edge_irq_type);
|
||||
break;
|
||||
case INTC_INT_HIGH_LEVEL: /* 1:0:1 */
|
||||
au_writel(1<<irq_nr, IC0_CFG2SET);
|
||||
au_writel(1<<irq_nr, IC0_CFG1CLR);
|
||||
au_writel(1<<irq_nr, IC0_CFG0SET);
|
||||
irq_desc[irq_nr].chip = &level_irq_type;
|
||||
set_irq_chip(irq_nr, &level_irq_type);
|
||||
break;
|
||||
case INTC_INT_LOW_LEVEL: /* 1:1:0 */
|
||||
au_writel(1<<irq_nr, IC0_CFG2SET);
|
||||
au_writel(1<<irq_nr, IC0_CFG1SET);
|
||||
au_writel(1<<irq_nr, IC0_CFG0CLR);
|
||||
irq_desc[irq_nr].chip = &level_irq_type;
|
||||
set_irq_chip(irq_nr, &level_irq_type);
|
||||
break;
|
||||
case INTC_INT_DISABLED: /* 0:0:0 */
|
||||
au_writel(1<<irq_nr, IC0_CFG0CLR);
|
||||
|
||||
@@ -53,14 +53,6 @@ vrc5477_irq_disable(unsigned int irq)
|
||||
ll_vrc5477_irq_disable(irq - vrc5477_irq_base);
|
||||
}
|
||||
|
||||
static unsigned int vrc5477_irq_startup(unsigned int irq)
|
||||
{
|
||||
vrc5477_irq_enable(irq);
|
||||
return 0;
|
||||
}
|
||||
|
||||
#define vrc5477_irq_shutdown vrc5477_irq_disable
|
||||
|
||||
static void
|
||||
vrc5477_irq_ack(unsigned int irq)
|
||||
{
|
||||
@@ -91,11 +83,10 @@ vrc5477_irq_end(unsigned int irq)
|
||||
|
||||
struct irq_chip vrc5477_irq_controller = {
|
||||
.typename = "vrc5477_irq",
|
||||
.startup = vrc5477_irq_startup,
|
||||
.shutdown = vrc5477_irq_shutdown,
|
||||
.enable = vrc5477_irq_enable,
|
||||
.disable = vrc5477_irq_disable,
|
||||
.ack = vrc5477_irq_ack,
|
||||
.mask = vrc5477_irq_disable,
|
||||
.mask_ack = vrc5477_irq_ack,
|
||||
.unmask = vrc5477_irq_enable,
|
||||
.end = vrc5477_irq_end
|
||||
};
|
||||
|
||||
@@ -103,12 +94,8 @@ void __init vrc5477_irq_init(u32 irq_base)
|
||||
{
|
||||
u32 i;
|
||||
|
||||
for (i= irq_base; i< irq_base+ NUM_5477_IRQ; i++) {
|
||||
irq_desc[i].status = IRQ_DISABLED;
|
||||
irq_desc[i].action = NULL;
|
||||
irq_desc[i].depth = 1;
|
||||
irq_desc[i].chip = &vrc5477_irq_controller;
|
||||
}
|
||||
for (i= irq_base; i< irq_base+ NUM_5477_IRQ; i++)
|
||||
set_irq_chip(i, &vrc5477_irq_controller);
|
||||
|
||||
vrc5477_irq_base = irq_base;
|
||||
}
|
||||
|
||||
@@ -18,7 +18,6 @@
|
||||
#include <linux/interrupt.h>
|
||||
#include <linux/kernel.h>
|
||||
#include <linux/sched.h>
|
||||
#include <linux/spinlock.h>
|
||||
#include <linux/types.h>
|
||||
|
||||
#include <asm/addrspace.h>
|
||||
@@ -231,13 +230,10 @@ irqreturn_t dec_ecc_be_interrupt(int irq, void *dev_id)
|
||||
static inline void dec_kn02_be_init(void)
|
||||
{
|
||||
volatile u32 *csr = (void *)CKSEG1ADDR(KN02_SLOT_BASE + KN02_CSR);
|
||||
unsigned long flags;
|
||||
|
||||
kn0x_erraddr = (void *)CKSEG1ADDR(KN02_SLOT_BASE + KN02_ERRADDR);
|
||||
kn0x_chksyn = (void *)CKSEG1ADDR(KN02_SLOT_BASE + KN02_CHKSYN);
|
||||
|
||||
spin_lock_irqsave(&kn02_lock, flags);
|
||||
|
||||
/* Preset write-only bits of the Control Register cache. */
|
||||
cached_kn02_csr = *csr | KN02_CSR_LEDS;
|
||||
|
||||
@@ -247,8 +243,6 @@ static inline void dec_kn02_be_init(void)
|
||||
cached_kn02_csr |= KN02_CSR_CORRECT;
|
||||
*csr = cached_kn02_csr;
|
||||
iob();
|
||||
|
||||
spin_unlock_irqrestore(&kn02_lock, flags);
|
||||
}
|
||||
|
||||
static inline void dec_kn03_be_init(void)
|
||||
|
||||
+13
-59
@@ -13,7 +13,6 @@
|
||||
|
||||
#include <linux/init.h>
|
||||
#include <linux/irq.h>
|
||||
#include <linux/spinlock.h>
|
||||
#include <linux/types.h>
|
||||
|
||||
#include <asm/dec/ioasic.h>
|
||||
@@ -21,8 +20,6 @@
|
||||
#include <asm/dec/ioasic_ints.h>
|
||||
|
||||
|
||||
static DEFINE_SPINLOCK(ioasic_lock);
|
||||
|
||||
static int ioasic_irq_base;
|
||||
|
||||
|
||||
@@ -52,65 +49,31 @@ static inline void clear_ioasic_irq(unsigned int irq)
|
||||
ioasic_write(IO_REG_SIR, sir);
|
||||
}
|
||||
|
||||
static inline void enable_ioasic_irq(unsigned int irq)
|
||||
{
|
||||
unsigned long flags;
|
||||
|
||||
spin_lock_irqsave(&ioasic_lock, flags);
|
||||
unmask_ioasic_irq(irq);
|
||||
spin_unlock_irqrestore(&ioasic_lock, flags);
|
||||
}
|
||||
|
||||
static inline void disable_ioasic_irq(unsigned int irq)
|
||||
{
|
||||
unsigned long flags;
|
||||
|
||||
spin_lock_irqsave(&ioasic_lock, flags);
|
||||
mask_ioasic_irq(irq);
|
||||
spin_unlock_irqrestore(&ioasic_lock, flags);
|
||||
}
|
||||
|
||||
|
||||
static inline unsigned int startup_ioasic_irq(unsigned int irq)
|
||||
{
|
||||
enable_ioasic_irq(irq);
|
||||
return 0;
|
||||
}
|
||||
|
||||
#define shutdown_ioasic_irq disable_ioasic_irq
|
||||
|
||||
static inline void ack_ioasic_irq(unsigned int irq)
|
||||
{
|
||||
spin_lock(&ioasic_lock);
|
||||
mask_ioasic_irq(irq);
|
||||
spin_unlock(&ioasic_lock);
|
||||
fast_iob();
|
||||
}
|
||||
|
||||
static inline void end_ioasic_irq(unsigned int irq)
|
||||
{
|
||||
if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
|
||||
enable_ioasic_irq(irq);
|
||||
unmask_ioasic_irq(irq);
|
||||
}
|
||||
|
||||
static struct irq_chip ioasic_irq_type = {
|
||||
.typename = "IO-ASIC",
|
||||
.startup = startup_ioasic_irq,
|
||||
.shutdown = shutdown_ioasic_irq,
|
||||
.enable = enable_ioasic_irq,
|
||||
.disable = disable_ioasic_irq,
|
||||
.ack = ack_ioasic_irq,
|
||||
.mask = mask_ioasic_irq,
|
||||
.mask_ack = ack_ioasic_irq,
|
||||
.unmask = unmask_ioasic_irq,
|
||||
.end = end_ioasic_irq,
|
||||
};
|
||||
|
||||
|
||||
#define startup_ioasic_dma_irq startup_ioasic_irq
|
||||
#define unmask_ioasic_dma_irq unmask_ioasic_irq
|
||||
|
||||
#define shutdown_ioasic_dma_irq shutdown_ioasic_irq
|
||||
|
||||
#define enable_ioasic_dma_irq enable_ioasic_irq
|
||||
|
||||
#define disable_ioasic_dma_irq disable_ioasic_irq
|
||||
#define mask_ioasic_dma_irq mask_ioasic_irq
|
||||
|
||||
#define ack_ioasic_dma_irq ack_ioasic_irq
|
||||
|
||||
@@ -123,11 +86,10 @@ static inline void end_ioasic_dma_irq(unsigned int irq)
|
||||
|
||||
static struct irq_chip ioasic_dma_irq_type = {
|
||||
.typename = "IO-ASIC-DMA",
|
||||
.startup = startup_ioasic_dma_irq,
|
||||
.shutdown = shutdown_ioasic_dma_irq,
|
||||
.enable = enable_ioasic_dma_irq,
|
||||
.disable = disable_ioasic_dma_irq,
|
||||
.ack = ack_ioasic_dma_irq,
|
||||
.mask = mask_ioasic_dma_irq,
|
||||
.mask_ack = ack_ioasic_dma_irq,
|
||||
.unmask = unmask_ioasic_dma_irq,
|
||||
.end = end_ioasic_dma_irq,
|
||||
};
|
||||
|
||||
@@ -140,18 +102,10 @@ void __init init_ioasic_irqs(int base)
|
||||
ioasic_write(IO_REG_SIMR, 0);
|
||||
fast_iob();
|
||||
|
||||
for (i = base; i < base + IO_INR_DMA; i++) {
|
||||
irq_desc[i].status = IRQ_DISABLED;
|
||||
irq_desc[i].action = 0;
|
||||
irq_desc[i].depth = 1;
|
||||
irq_desc[i].chip = &ioasic_irq_type;
|
||||
}
|
||||
for (; i < base + IO_IRQ_LINES; i++) {
|
||||
irq_desc[i].status = IRQ_DISABLED;
|
||||
irq_desc[i].action = 0;
|
||||
irq_desc[i].depth = 1;
|
||||
irq_desc[i].chip = &ioasic_dma_irq_type;
|
||||
}
|
||||
for (i = base; i < base + IO_INR_DMA; i++)
|
||||
set_irq_chip(i, &ioasic_irq_type);
|
||||
for (; i < base + IO_IRQ_LINES; i++)
|
||||
set_irq_chip(i, &ioasic_dma_irq_type);
|
||||
|
||||
ioasic_irq_base = base;
|
||||
}
|
||||
|
||||
@@ -14,7 +14,6 @@
|
||||
|
||||
#include <linux/init.h>
|
||||
#include <linux/irq.h>
|
||||
#include <linux/spinlock.h>
|
||||
#include <linux/types.h>
|
||||
|
||||
#include <asm/dec/kn02.h>
|
||||
@@ -29,7 +28,6 @@
|
||||
* There is no default value -- it has to be initialized.
|
||||
*/
|
||||
u32 cached_kn02_csr;
|
||||
DEFINE_SPINLOCK(kn02_lock);
|
||||
|
||||
|
||||
static int kn02_irq_base;
|
||||
@@ -53,54 +51,24 @@ static inline void mask_kn02_irq(unsigned int irq)
|
||||
*csr = cached_kn02_csr;
|
||||
}
|
||||
|
||||
static inline void enable_kn02_irq(unsigned int irq)
|
||||
{
|
||||
unsigned long flags;
|
||||
|
||||
spin_lock_irqsave(&kn02_lock, flags);
|
||||
unmask_kn02_irq(irq);
|
||||
spin_unlock_irqrestore(&kn02_lock, flags);
|
||||
}
|
||||
|
||||
static inline void disable_kn02_irq(unsigned int irq)
|
||||
{
|
||||
unsigned long flags;
|
||||
|
||||
spin_lock_irqsave(&kn02_lock, flags);
|
||||
mask_kn02_irq(irq);
|
||||
spin_unlock_irqrestore(&kn02_lock, flags);
|
||||
}
|
||||
|
||||
|
||||
static unsigned int startup_kn02_irq(unsigned int irq)
|
||||
{
|
||||
enable_kn02_irq(irq);
|
||||
return 0;
|
||||
}
|
||||
|
||||
#define shutdown_kn02_irq disable_kn02_irq
|
||||
|
||||
static void ack_kn02_irq(unsigned int irq)
|
||||
{
|
||||
spin_lock(&kn02_lock);
|
||||
mask_kn02_irq(irq);
|
||||
spin_unlock(&kn02_lock);
|
||||
iob();
|
||||
}
|
||||
|
||||
static void end_kn02_irq(unsigned int irq)
|
||||
{
|
||||
if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
|
||||
enable_kn02_irq(irq);
|
||||
unmask_kn02_irq(irq);
|
||||
}
|
||||
|
||||
static struct irq_chip kn02_irq_type = {
|
||||
.typename = "KN02-CSR",
|
||||
.startup = startup_kn02_irq,
|
||||
.shutdown = shutdown_kn02_irq,
|
||||
.enable = enable_kn02_irq,
|
||||
.disable = disable_kn02_irq,
|
||||
.ack = ack_kn02_irq,
|
||||
.mask = mask_kn02_irq,
|
||||
.mask_ack = ack_kn02_irq,
|
||||
.unmask = unmask_kn02_irq,
|
||||
.end = end_kn02_irq,
|
||||
};
|
||||
|
||||
@@ -109,22 +77,15 @@ void __init init_kn02_irqs(int base)
|
||||
{
|
||||
volatile u32 *csr = (volatile u32 *)CKSEG1ADDR(KN02_SLOT_BASE +
|
||||
KN02_CSR);
|
||||
unsigned long flags;
|
||||
int i;
|
||||
|
||||
/* Mask interrupts. */
|
||||
spin_lock_irqsave(&kn02_lock, flags);
|
||||
cached_kn02_csr &= ~KN02_CSR_IOINTEN;
|
||||
*csr = cached_kn02_csr;
|
||||
iob();
|
||||
spin_unlock_irqrestore(&kn02_lock, flags);
|
||||
|
||||
for (i = base; i < base + KN02_IRQ_LINES; i++) {
|
||||
irq_desc[i].status = IRQ_DISABLED;
|
||||
irq_desc[i].action = 0;
|
||||
irq_desc[i].depth = 1;
|
||||
irq_desc[i].chip = &kn02_irq_type;
|
||||
}
|
||||
for (i = base; i < base + KN02_IRQ_LINES; i++)
|
||||
set_irq_chip(i, &kn02_irq_type);
|
||||
|
||||
kn02_irq_base = base;
|
||||
}
|
||||
|
||||
@@ -56,22 +56,6 @@ static void emma2rh_irq_disable(unsigned int irq)
|
||||
ll_emma2rh_irq_disable(irq - emma2rh_irq_base);
|
||||
}
|
||||
|
||||
static unsigned int emma2rh_irq_startup(unsigned int irq)
|
||||
{
|
||||
emma2rh_irq_enable(irq);
|
||||
return 0;
|
||||
}
|
||||
|
||||
#define emma2rh_irq_shutdown emma2rh_irq_disable
|
||||
|
||||
static void emma2rh_irq_ack(unsigned int irq)
|
||||
{
|
||||
/* disable interrupt - some handler will re-enable the irq
|
||||
* and if the interrupt is leveled, we will have infinite loop
|
||||
*/
|
||||
ll_emma2rh_irq_disable(irq - emma2rh_irq_base);
|
||||
}
|
||||
|
||||
static void emma2rh_irq_end(unsigned int irq)
|
||||
{
|
||||
if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
|
||||
@@ -80,25 +64,19 @@ static void emma2rh_irq_end(unsigned int irq)
|
||||
|
||||
struct irq_chip emma2rh_irq_controller = {
|
||||
.typename = "emma2rh_irq",
|
||||
.startup = emma2rh_irq_startup,
|
||||
.shutdown = emma2rh_irq_shutdown,
|
||||
.enable = emma2rh_irq_enable,
|
||||
.disable = emma2rh_irq_disable,
|
||||
.ack = emma2rh_irq_ack,
|
||||
.ack = emma2rh_irq_disable,
|
||||
.mask = emma2rh_irq_disable,
|
||||
.mask_ack = emma2rh_irq_disable,
|
||||
.unmask = emma2rh_irq_enable,
|
||||
.end = emma2rh_irq_end,
|
||||
.set_affinity = NULL /* no affinity stuff for UP */
|
||||
};
|
||||
|
||||
void emma2rh_irq_init(u32 irq_base)
|
||||
{
|
||||
u32 i;
|
||||
|
||||
for (i = irq_base; i < irq_base + NUM_EMMA2RH_IRQ; i++) {
|
||||
irq_desc[i].status = IRQ_DISABLED;
|
||||
irq_desc[i].action = NULL;
|
||||
irq_desc[i].depth = 1;
|
||||
irq_desc[i].chip = &emma2rh_irq_controller;
|
||||
}
|
||||
for (i = irq_base; i < irq_base + NUM_EMMA2RH_IRQ; i++)
|
||||
set_irq_chip(i, &emma2rh_irq_controller);
|
||||
|
||||
emma2rh_irq_base = irq_base;
|
||||
}
|
||||
|
||||
@@ -48,19 +48,6 @@ static void emma2rh_sw_irq_disable(unsigned int irq)
|
||||
ll_emma2rh_sw_irq_disable(irq - emma2rh_sw_irq_base);
|
||||
}
|
||||
|
||||
static unsigned int emma2rh_sw_irq_startup(unsigned int irq)
|
||||
{
|
||||
emma2rh_sw_irq_enable(irq);
|
||||
return 0;
|
||||
}
|
||||
|
||||
#define emma2rh_sw_irq_shutdown emma2rh_sw_irq_disable
|
||||
|
||||
static void emma2rh_sw_irq_ack(unsigned int irq)
|
||||
{
|
||||
ll_emma2rh_sw_irq_disable(irq - emma2rh_sw_irq_base);
|
||||
}
|
||||
|
||||
static void emma2rh_sw_irq_end(unsigned int irq)
|
||||
{
|
||||
if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
|
||||
@@ -69,25 +56,19 @@ static void emma2rh_sw_irq_end(unsigned int irq)
|
||||
|
||||
struct irq_chip emma2rh_sw_irq_controller = {
|
||||
.typename = "emma2rh_sw_irq",
|
||||
.startup = emma2rh_sw_irq_startup,
|
||||
.shutdown = emma2rh_sw_irq_shutdown,
|
||||
.enable = emma2rh_sw_irq_enable,
|
||||
.disable = emma2rh_sw_irq_disable,
|
||||
.ack = emma2rh_sw_irq_ack,
|
||||
.ack = emma2rh_sw_irq_disable,
|
||||
.mask = emma2rh_sw_irq_disable,
|
||||
.mask_ack = emma2rh_sw_irq_disable,
|
||||
.unmask = emma2rh_sw_irq_enable,
|
||||
.end = emma2rh_sw_irq_end,
|
||||
.set_affinity = NULL,
|
||||
};
|
||||
|
||||
void emma2rh_sw_irq_init(u32 irq_base)
|
||||
{
|
||||
u32 i;
|
||||
|
||||
for (i = irq_base; i < irq_base + NUM_EMMA2RH_IRQ_SW; i++) {
|
||||
irq_desc[i].status = IRQ_DISABLED;
|
||||
irq_desc[i].action = NULL;
|
||||
irq_desc[i].depth = 2;
|
||||
irq_desc[i].chip = &emma2rh_sw_irq_controller;
|
||||
}
|
||||
for (i = irq_base; i < irq_base + NUM_EMMA2RH_IRQ_SW; i++)
|
||||
set_irq_chip(i, &emma2rh_sw_irq_controller);
|
||||
|
||||
emma2rh_sw_irq_base = irq_base;
|
||||
}
|
||||
@@ -126,14 +107,6 @@ static void emma2rh_gpio_irq_disable(unsigned int irq)
|
||||
ll_emma2rh_gpio_irq_disable(irq - emma2rh_gpio_irq_base);
|
||||
}
|
||||
|
||||
static unsigned int emma2rh_gpio_irq_startup(unsigned int irq)
|
||||
{
|
||||
emma2rh_gpio_irq_enable(irq);
|
||||
return 0;
|
||||
}
|
||||
|
||||
#define emma2rh_gpio_irq_shutdown emma2rh_gpio_irq_disable
|
||||
|
||||
static void emma2rh_gpio_irq_ack(unsigned int irq)
|
||||
{
|
||||
irq -= emma2rh_gpio_irq_base;
|
||||
@@ -149,25 +122,19 @@ static void emma2rh_gpio_irq_end(unsigned int irq)
|
||||
|
||||
struct irq_chip emma2rh_gpio_irq_controller = {
|
||||
.typename = "emma2rh_gpio_irq",
|
||||
.startup = emma2rh_gpio_irq_startup,
|
||||
.shutdown = emma2rh_gpio_irq_shutdown,
|
||||
.enable = emma2rh_gpio_irq_enable,
|
||||
.disable = emma2rh_gpio_irq_disable,
|
||||
.ack = emma2rh_gpio_irq_ack,
|
||||
.mask = emma2rh_gpio_irq_disable,
|
||||
.mask_ack = emma2rh_gpio_irq_ack,
|
||||
.unmask = emma2rh_gpio_irq_enable,
|
||||
.end = emma2rh_gpio_irq_end,
|
||||
.set_affinity = NULL,
|
||||
};
|
||||
|
||||
void emma2rh_gpio_irq_init(u32 irq_base)
|
||||
{
|
||||
u32 i;
|
||||
|
||||
for (i = irq_base; i < irq_base + NUM_EMMA2RH_IRQ_GPIO; i++) {
|
||||
irq_desc[i].status = IRQ_DISABLED;
|
||||
irq_desc[i].action = NULL;
|
||||
irq_desc[i].depth = 2;
|
||||
irq_desc[i].chip = &emma2rh_gpio_irq_controller;
|
||||
}
|
||||
for (i = irq_base; i < irq_base + NUM_EMMA2RH_IRQ_GPIO; i++)
|
||||
set_irq_chip(i, &emma2rh_gpio_irq_controller);
|
||||
|
||||
emma2rh_gpio_irq_base = irq_base;
|
||||
}
|
||||
|
||||
@@ -66,38 +66,21 @@ asmlinkage void plat_irq_dispatch(void)
|
||||
|
||||
static void disable_ev64120_irq(unsigned int irq_nr)
|
||||
{
|
||||
unsigned long flags;
|
||||
|
||||
local_irq_save(flags);
|
||||
if (irq_nr >= 8) { // All PCI interrupts are on line 5 or 2
|
||||
clear_c0_status(9 << 10);
|
||||
} else {
|
||||
clear_c0_status(1 << (irq_nr + 8));
|
||||
}
|
||||
local_irq_restore(flags);
|
||||
}
|
||||
|
||||
static void enable_ev64120_irq(unsigned int irq_nr)
|
||||
{
|
||||
unsigned long flags;
|
||||
|
||||
local_irq_save(flags);
|
||||
if (irq_nr >= 8) // All PCI interrupts are on line 5 or 2
|
||||
set_c0_status(9 << 10);
|
||||
else
|
||||
set_c0_status(1 << (irq_nr + 8));
|
||||
local_irq_restore(flags);
|
||||
}
|
||||
|
||||
static unsigned int startup_ev64120_irq(unsigned int irq)
|
||||
{
|
||||
enable_ev64120_irq(irq);
|
||||
return 0; /* Never anything pending */
|
||||
}
|
||||
|
||||
#define shutdown_ev64120_irq disable_ev64120_irq
|
||||
#define mask_and_ack_ev64120_irq disable_ev64120_irq
|
||||
|
||||
static void end_ev64120_irq(unsigned int irq)
|
||||
{
|
||||
if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
|
||||
@@ -106,13 +89,11 @@ static void end_ev64120_irq(unsigned int irq)
|
||||
|
||||
static struct irq_chip ev64120_irq_type = {
|
||||
.typename = "EV64120",
|
||||
.startup = startup_ev64120_irq,
|
||||
.shutdown = shutdown_ev64120_irq,
|
||||
.enable = enable_ev64120_irq,
|
||||
.disable = disable_ev64120_irq,
|
||||
.ack = mask_and_ack_ev64120_irq,
|
||||
.ack = disable_ev64120_irq,
|
||||
.mask = disable_ev64120_irq,
|
||||
.mask_ack = disable_ev64120_irq,
|
||||
.unmask = enable_ev64120_irq,
|
||||
.end = end_ev64120_irq,
|
||||
.set_affinity = NULL
|
||||
};
|
||||
|
||||
void gt64120_irq_setup(void)
|
||||
@@ -122,8 +103,6 @@ void gt64120_irq_setup(void)
|
||||
*/
|
||||
clear_c0_status(ST0_IM);
|
||||
|
||||
local_irq_disable();
|
||||
|
||||
/*
|
||||
* Enable timer. Other interrupts will be enabled as they are
|
||||
* registered.
|
||||
@@ -133,16 +112,5 @@ void gt64120_irq_setup(void)
|
||||
|
||||
void __init arch_init_irq(void)
|
||||
{
|
||||
int i;
|
||||
|
||||
/* Let's initialize our IRQ descriptors */
|
||||
for (i = 0; i < NR_IRQS; i++) {
|
||||
irq_desc[i].status = 0;
|
||||
irq_desc[i].chip = &no_irq_chip;
|
||||
irq_desc[i].action = NULL;
|
||||
irq_desc[i].depth = 0;
|
||||
spin_lock_init(&irq_desc[i].lock);
|
||||
}
|
||||
|
||||
gt64120_irq_setup();
|
||||
}
|
||||
|
||||
+6
-21
@@ -28,14 +28,6 @@ static void enable_r4030_irq(unsigned int irq)
|
||||
spin_unlock_irqrestore(&r4030_lock, flags);
|
||||
}
|
||||
|
||||
static unsigned int startup_r4030_irq(unsigned int irq)
|
||||
{
|
||||
enable_r4030_irq(irq);
|
||||
return 0; /* never anything pending */
|
||||
}
|
||||
|
||||
#define shutdown_r4030_irq disable_r4030_irq
|
||||
|
||||
void disable_r4030_irq(unsigned int irq)
|
||||
{
|
||||
unsigned int mask = ~(1 << (irq - JAZZ_PARALLEL_IRQ));
|
||||
@@ -47,8 +39,6 @@ void disable_r4030_irq(unsigned int irq)
|
||||
spin_unlock_irqrestore(&r4030_lock, flags);
|
||||
}
|
||||
|
||||
#define mask_and_ack_r4030_irq disable_r4030_irq
|
||||
|
||||
static void end_r4030_irq(unsigned int irq)
|
||||
{
|
||||
if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
|
||||
@@ -57,11 +47,10 @@ static void end_r4030_irq(unsigned int irq)
|
||||
|
||||
static struct irq_chip r4030_irq_type = {
|
||||
.typename = "R4030",
|
||||
.startup = startup_r4030_irq,
|
||||
.shutdown = shutdown_r4030_irq,
|
||||
.enable = enable_r4030_irq,
|
||||
.disable = disable_r4030_irq,
|
||||
.ack = mask_and_ack_r4030_irq,
|
||||
.ack = disable_r4030_irq,
|
||||
.mask = disable_r4030_irq,
|
||||
.mask_ack = disable_r4030_irq,
|
||||
.unmask = enable_r4030_irq,
|
||||
.end = end_r4030_irq,
|
||||
};
|
||||
|
||||
@@ -69,12 +58,8 @@ void __init init_r4030_ints(void)
|
||||
{
|
||||
int i;
|
||||
|
||||
for (i = JAZZ_PARALLEL_IRQ; i <= JAZZ_TIMER_IRQ; i++) {
|
||||
irq_desc[i].status = IRQ_DISABLED;
|
||||
irq_desc[i].action = 0;
|
||||
irq_desc[i].depth = 1;
|
||||
irq_desc[i].chip = &r4030_irq_type;
|
||||
}
|
||||
for (i = JAZZ_PARALLEL_IRQ; i <= JAZZ_TIMER_IRQ; i++)
|
||||
set_irq_chip(i, &r4030_irq_type);
|
||||
|
||||
r4030_write_reg16(JAZZ_IO_IRQ_ENABLE, 0);
|
||||
r4030_read_reg16(JAZZ_IO_IRQ_SOURCE); /* clear pending IRQs */
|
||||
|
||||
@@ -90,17 +90,6 @@ static unsigned char irc_level[TX3927_NUM_IR] = {
|
||||
static void jmr3927_irq_disable(unsigned int irq_nr);
|
||||
static void jmr3927_irq_enable(unsigned int irq_nr);
|
||||
|
||||
static DEFINE_SPINLOCK(jmr3927_irq_lock);
|
||||
|
||||
static unsigned int jmr3927_irq_startup(unsigned int irq)
|
||||
{
|
||||
jmr3927_irq_enable(irq);
|
||||
|
||||
return 0;
|
||||
}
|
||||
|
||||
#define jmr3927_irq_shutdown jmr3927_irq_disable
|
||||
|
||||
static void jmr3927_irq_ack(unsigned int irq)
|
||||
{
|
||||
if (irq == JMR3927_IRQ_IRC_TMR0)
|
||||
@@ -118,9 +107,7 @@ static void jmr3927_irq_end(unsigned int irq)
|
||||
static void jmr3927_irq_disable(unsigned int irq_nr)
|
||||
{
|
||||
struct tb_irq_space* sp;
|
||||
unsigned long flags;
|
||||
|
||||
spin_lock_irqsave(&jmr3927_irq_lock, flags);
|
||||
for (sp = tb_irq_spaces; sp; sp = sp->next) {
|
||||
if (sp->start_irqno <= irq_nr &&
|
||||
irq_nr < sp->start_irqno + sp->nr_irqs) {
|
||||
@@ -130,15 +117,12 @@ static void jmr3927_irq_disable(unsigned int irq_nr)
|
||||
break;
|
||||
}
|
||||
}
|
||||
spin_unlock_irqrestore(&jmr3927_irq_lock, flags);
|
||||
}
|
||||
|
||||
static void jmr3927_irq_enable(unsigned int irq_nr)
|
||||
{
|
||||
struct tb_irq_space* sp;
|
||||
unsigned long flags;
|
||||
|
||||
spin_lock_irqsave(&jmr3927_irq_lock, flags);
|
||||
for (sp = tb_irq_spaces; sp; sp = sp->next) {
|
||||
if (sp->start_irqno <= irq_nr &&
|
||||
irq_nr < sp->start_irqno + sp->nr_irqs) {
|
||||
@@ -148,7 +132,6 @@ static void jmr3927_irq_enable(unsigned int irq_nr)
|
||||
break;
|
||||
}
|
||||
}
|
||||
spin_unlock_irqrestore(&jmr3927_irq_lock, flags);
|
||||
}
|
||||
|
||||
/*
|
||||
@@ -457,11 +440,10 @@ void __init arch_init_irq(void)
|
||||
|
||||
static struct irq_chip jmr3927_irq_controller = {
|
||||
.typename = "jmr3927_irq",
|
||||
.startup = jmr3927_irq_startup,
|
||||
.shutdown = jmr3927_irq_shutdown,
|
||||
.enable = jmr3927_irq_enable,
|
||||
.disable = jmr3927_irq_disable,
|
||||
.ack = jmr3927_irq_ack,
|
||||
.mask = jmr3927_irq_disable,
|
||||
.mask_ack = jmr3927_irq_ack,
|
||||
.unmask = jmr3927_irq_enable,
|
||||
.end = jmr3927_irq_end,
|
||||
};
|
||||
|
||||
@@ -469,12 +451,8 @@ void jmr3927_irq_init(u32 irq_base)
|
||||
{
|
||||
u32 i;
|
||||
|
||||
for (i= irq_base; i< irq_base + JMR3927_NR_IRQ_IRC + JMR3927_NR_IRQ_IOC; i++) {
|
||||
irq_desc[i].status = IRQ_DISABLED;
|
||||
irq_desc[i].action = NULL;
|
||||
irq_desc[i].depth = 1;
|
||||
irq_desc[i].chip = &jmr3927_irq_controller;
|
||||
}
|
||||
for (i= irq_base; i< irq_base + JMR3927_NR_IRQ_IRC + JMR3927_NR_IRQ_IOC; i++)
|
||||
set_irq_chip(i, &jmr3927_irq_controller);
|
||||
|
||||
jmr3927_irq_base = irq_base;
|
||||
}
|
||||
|
||||
@@ -40,21 +40,10 @@ static void end_8259A_irq (unsigned int irq)
|
||||
enable_8259A_irq(irq);
|
||||
}
|
||||
|
||||
#define shutdown_8259A_irq disable_8259A_irq
|
||||
|
||||
void mask_and_ack_8259A(unsigned int);
|
||||
|
||||
static unsigned int startup_8259A_irq(unsigned int irq)
|
||||
{
|
||||
enable_8259A_irq(irq);
|
||||
|
||||
return 0; /* never anything pending */
|
||||
}
|
||||
|
||||
static struct irq_chip i8259A_irq_type = {
|
||||
.typename = "XT-PIC",
|
||||
.startup = startup_8259A_irq,
|
||||
.shutdown = shutdown_8259A_irq,
|
||||
.enable = enable_8259A_irq,
|
||||
.disable = disable_8259A_irq,
|
||||
.ack = mask_and_ack_8259A,
|
||||
@@ -120,7 +109,7 @@ int i8259A_irq_pending(unsigned int irq)
|
||||
void make_8259A_irq(unsigned int irq)
|
||||
{
|
||||
disable_irq_nosync(irq);
|
||||
irq_desc[irq].chip = &i8259A_irq_type;
|
||||
set_irq_chip(irq, &i8259A_irq_type);
|
||||
enable_irq(irq);
|
||||
}
|
||||
|
||||
@@ -323,12 +312,8 @@ void __init init_i8259_irqs (void)
|
||||
|
||||
init_8259A(0);
|
||||
|
||||
for (i = 0; i < 16; i++) {
|
||||
irq_desc[i].status = IRQ_DISABLED;
|
||||
irq_desc[i].action = NULL;
|
||||
irq_desc[i].depth = 1;
|
||||
irq_desc[i].chip = &i8259A_irq_type;
|
||||
}
|
||||
for (i = 0; i < 16; i++)
|
||||
set_irq_chip(i, &i8259A_irq_type);
|
||||
|
||||
setup_irq(2, &irq2);
|
||||
}
|
||||
|
||||
@@ -44,31 +44,6 @@ static inline void unmask_msc_irq(unsigned int irq)
|
||||
MSCIC_WRITE(MSC01_IC_ENAH, 1<<(irq - irq_base - 32));
|
||||
}
|
||||
|
||||
/*
|
||||
* Enables the IRQ on SOC-it
|
||||
*/
|
||||
static void enable_msc_irq(unsigned int irq)
|
||||
{
|
||||
unmask_msc_irq(irq);
|
||||
}
|
||||
|
||||
/*
|
||||
* Initialize the IRQ on SOC-it
|
||||
*/
|
||||
static unsigned int startup_msc_irq(unsigned int irq)
|
||||
{
|
||||
unmask_msc_irq(irq);
|
||||
return 0;
|
||||
}
|
||||
|
||||
/*
|
||||
* Disables the IRQ on SOC-it
|
||||
*/
|
||||
static void disable_msc_irq(unsigned int irq)
|
||||
{
|
||||
mask_msc_irq(irq);
|
||||
}
|
||||
|
||||
/*
|
||||
* Masks and ACKs an IRQ
|
||||
*/
|
||||
@@ -136,25 +111,21 @@ msc_bind_eic_interrupt (unsigned int irq, unsigned int set)
|
||||
(irq<<MSC01_IC_RAMW_ADDR_SHF) | (set<<MSC01_IC_RAMW_DATA_SHF));
|
||||
}
|
||||
|
||||
#define shutdown_msc_irq disable_msc_irq
|
||||
|
||||
struct irq_chip msc_levelirq_type = {
|
||||
.typename = "SOC-it-Level",
|
||||
.startup = startup_msc_irq,
|
||||
.shutdown = shutdown_msc_irq,
|
||||
.enable = enable_msc_irq,
|
||||
.disable = disable_msc_irq,
|
||||
.ack = level_mask_and_ack_msc_irq,
|
||||
.mask = mask_msc_irq,
|
||||
.mask_ack = level_mask_and_ack_msc_irq,
|
||||
.unmask = unmask_msc_irq,
|
||||
.end = end_msc_irq,
|
||||
};
|
||||
|
||||
struct irq_chip msc_edgeirq_type = {
|
||||
.typename = "SOC-it-Edge",
|
||||
.startup =startup_msc_irq,
|
||||
.shutdown = shutdown_msc_irq,
|
||||
.enable = enable_msc_irq,
|
||||
.disable = disable_msc_irq,
|
||||
.ack = edge_mask_and_ack_msc_irq,
|
||||
.mask = mask_msc_irq,
|
||||
.mask_ack = edge_mask_and_ack_msc_irq,
|
||||
.unmask = unmask_msc_irq,
|
||||
.end = end_msc_irq,
|
||||
};
|
||||
|
||||
@@ -175,14 +146,14 @@ void __init init_msc_irqs(unsigned int base, msc_irqmap_t *imp, int nirq)
|
||||
|
||||
switch (imp->im_type) {
|
||||
case MSC01_IRQ_EDGE:
|
||||
irq_desc[base+n].chip = &msc_edgeirq_type;
|
||||
set_irq_chip(base+n, &msc_edgeirq_type);
|
||||
if (cpu_has_veic)
|
||||
MSCIC_WRITE(MSC01_IC_SUP+n*8, MSC01_IC_SUP_EDGE_BIT);
|
||||
else
|
||||
MSCIC_WRITE(MSC01_IC_SUP+n*8, MSC01_IC_SUP_EDGE_BIT | imp->im_lvl);
|
||||
break;
|
||||
case MSC01_IRQ_LEVEL:
|
||||
irq_desc[base+n].chip = &msc_levelirq_type;
|
||||
set_irq_chip(base+n, &msc_levelirq_type);
|
||||
if (cpu_has_veic)
|
||||
MSCIC_WRITE(MSC01_IC_SUP+n*8, 0);
|
||||
else
|
||||
|
||||
@@ -66,39 +66,6 @@ static inline void unmask_mv64340_irq(unsigned int irq)
|
||||
}
|
||||
}
|
||||
|
||||
/*
|
||||
* Enables the IRQ on Marvell Chip
|
||||
*/
|
||||
static void enable_mv64340_irq(unsigned int irq)
|
||||
{
|
||||
unmask_mv64340_irq(irq);
|
||||
}
|
||||
|
||||
/*
|
||||
* Initialize the IRQ on Marvell Chip
|
||||
*/
|
||||
static unsigned int startup_mv64340_irq(unsigned int irq)
|
||||
{
|
||||
unmask_mv64340_irq(irq);
|
||||
return 0;
|
||||
}
|
||||
|
||||
/*
|
||||
* Disables the IRQ on Marvell Chip
|
||||
*/
|
||||
static void disable_mv64340_irq(unsigned int irq)
|
||||
{
|
||||
mask_mv64340_irq(irq);
|
||||
}
|
||||
|
||||
/*
|
||||
* Masks and ACKs an IRQ
|
||||
*/
|
||||
static void mask_and_ack_mv64340_irq(unsigned int irq)
|
||||
{
|
||||
mask_mv64340_irq(irq);
|
||||
}
|
||||
|
||||
/*
|
||||
* End IRQ processing
|
||||
*/
|
||||
@@ -133,15 +100,12 @@ void ll_mv64340_irq(void)
|
||||
do_IRQ(ls1bit32(irq_src_high) + irq_base + 32);
|
||||
}
|
||||
|
||||
#define shutdown_mv64340_irq disable_mv64340_irq
|
||||
|
||||
struct irq_chip mv64340_irq_type = {
|
||||
.typename = "MV-64340",
|
||||
.startup = startup_mv64340_irq,
|
||||
.shutdown = shutdown_mv64340_irq,
|
||||
.enable = enable_mv64340_irq,
|
||||
.disable = disable_mv64340_irq,
|
||||
.ack = mask_and_ack_mv64340_irq,
|
||||
.ack = mask_mv64340_irq,
|
||||
.mask = mask_mv64340_irq,
|
||||
.mask_ack = mask_mv64340_irq,
|
||||
.unmask = unmask_mv64340_irq,
|
||||
.end = end_mv64340_irq,
|
||||
};
|
||||
|
||||
@@ -149,13 +113,8 @@ void __init mv64340_irq_init(unsigned int base)
|
||||
{
|
||||
int i;
|
||||
|
||||
/* Reset irq handlers pointers to NULL */
|
||||
for (i = base; i < base + 64; i++) {
|
||||
irq_desc[i].status = IRQ_DISABLED;
|
||||
irq_desc[i].action = 0;
|
||||
irq_desc[i].depth = 2;
|
||||
irq_desc[i].chip = &mv64340_irq_type;
|
||||
}
|
||||
for (i = base; i < base + 64; i++)
|
||||
set_irq_chip(i, &mv64340_irq_type);
|
||||
|
||||
irq_base = base;
|
||||
}
|
||||
|
||||
@@ -29,42 +29,6 @@ static inline void mask_rm7k_irq(unsigned int irq)
|
||||
clear_c0_intcontrol(0x100 << (irq - irq_base));
|
||||
}
|
||||
|
||||
static inline void rm7k_cpu_irq_enable(unsigned int irq)
|
||||
{
|
||||
unsigned long flags;
|
||||
|
||||
local_irq_save(flags);
|
||||
unmask_rm7k_irq(irq);
|
||||
local_irq_restore(flags);
|
||||
}
|
||||
|
||||
static void rm7k_cpu_irq_disable(unsigned int irq)
|
||||
{
|
||||
unsigned long flags;
|
||||
|
||||
local_irq_save(flags);
|
||||
mask_rm7k_irq(irq);
|
||||
local_irq_restore(flags);
|
||||
}
|
||||
|
||||
static unsigned int rm7k_cpu_irq_startup(unsigned int irq)
|
||||
{
|
||||
rm7k_cpu_irq_enable(irq);
|
||||
|
||||
return 0;
|
||||
}
|
||||
|
||||
#define rm7k_cpu_irq_shutdown rm7k_cpu_irq_disable
|
||||
|
||||
/*
|
||||
* While we ack the interrupt interrupts are disabled and thus we don't need
|
||||
* to deal with concurrency issues. Same for rm7k_cpu_irq_end.
|
||||
*/
|
||||
static void rm7k_cpu_irq_ack(unsigned int irq)
|
||||
{
|
||||
mask_rm7k_irq(irq);
|
||||
}
|
||||
|
||||
static void rm7k_cpu_irq_end(unsigned int irq)
|
||||
{
|
||||
if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
|
||||
@@ -73,11 +37,10 @@ static void rm7k_cpu_irq_end(unsigned int irq)
|
||||
|
||||
static struct irq_chip rm7k_irq_controller = {
|
||||
.typename = "RM7000",
|
||||
.startup = rm7k_cpu_irq_startup,
|
||||
.shutdown = rm7k_cpu_irq_shutdown,
|
||||
.enable = rm7k_cpu_irq_enable,
|
||||
.disable = rm7k_cpu_irq_disable,
|
||||
.ack = rm7k_cpu_irq_ack,
|
||||
.ack = mask_rm7k_irq,
|
||||
.mask = mask_rm7k_irq,
|
||||
.mask_ack = mask_rm7k_irq,
|
||||
.unmask = unmask_rm7k_irq,
|
||||
.end = rm7k_cpu_irq_end,
|
||||
};
|
||||
|
||||
@@ -87,12 +50,8 @@ void __init rm7k_cpu_irq_init(int base)
|
||||
|
||||
clear_c0_intcontrol(0x00000f00); /* Mask all */
|
||||
|
||||
for (i = base; i < base + 4; i++) {
|
||||
irq_desc[i].status = IRQ_DISABLED;
|
||||
irq_desc[i].action = NULL;
|
||||
irq_desc[i].depth = 1;
|
||||
irq_desc[i].chip = &rm7k_irq_controller;
|
||||
}
|
||||
for (i = base; i < base + 4; i++)
|
||||
set_irq_chip(i, &rm7k_irq_controller);
|
||||
|
||||
irq_base = base;
|
||||
}
|
||||
|
||||
@@ -48,15 +48,6 @@ static void rm9k_cpu_irq_disable(unsigned int irq)
|
||||
local_irq_restore(flags);
|
||||
}
|
||||
|
||||
static unsigned int rm9k_cpu_irq_startup(unsigned int irq)
|
||||
{
|
||||
rm9k_cpu_irq_enable(irq);
|
||||
|
||||
return 0;
|
||||
}
|
||||
|
||||
#define rm9k_cpu_irq_shutdown rm9k_cpu_irq_disable
|
||||
|
||||
/*
|
||||
* Performance counter interrupts are global on all processors.
|
||||
*/
|
||||
@@ -89,16 +80,6 @@ static void rm9k_perfcounter_irq_shutdown(unsigned int irq)
|
||||
on_each_cpu(local_rm9k_perfcounter_irq_shutdown, (void *) irq, 0, 1);
|
||||
}
|
||||
|
||||
|
||||
/*
|
||||
* While we ack the interrupt interrupts are disabled and thus we don't need
|
||||
* to deal with concurrency issues. Same for rm9k_cpu_irq_end.
|
||||
*/
|
||||
static void rm9k_cpu_irq_ack(unsigned int irq)
|
||||
{
|
||||
mask_rm9k_irq(irq);
|
||||
}
|
||||
|
||||
static void rm9k_cpu_irq_end(unsigned int irq)
|
||||
{
|
||||
if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
|
||||
@@ -107,11 +88,10 @@ static void rm9k_cpu_irq_end(unsigned int irq)
|
||||
|
||||
static struct irq_chip rm9k_irq_controller = {
|
||||
.typename = "RM9000",
|
||||
.startup = rm9k_cpu_irq_startup,
|
||||
.shutdown = rm9k_cpu_irq_shutdown,
|
||||
.enable = rm9k_cpu_irq_enable,
|
||||
.disable = rm9k_cpu_irq_disable,
|
||||
.ack = rm9k_cpu_irq_ack,
|
||||
.ack = mask_rm9k_irq,
|
||||
.mask = mask_rm9k_irq,
|
||||
.mask_ack = mask_rm9k_irq,
|
||||
.unmask = unmask_rm9k_irq,
|
||||
.end = rm9k_cpu_irq_end,
|
||||
};
|
||||
|
||||
@@ -119,9 +99,10 @@ static struct irq_chip rm9k_perfcounter_irq = {
|
||||
.typename = "RM9000",
|
||||
.startup = rm9k_perfcounter_irq_startup,
|
||||
.shutdown = rm9k_perfcounter_irq_shutdown,
|
||||
.enable = rm9k_cpu_irq_enable,
|
||||
.disable = rm9k_cpu_irq_disable,
|
||||
.ack = rm9k_cpu_irq_ack,
|
||||
.ack = mask_rm9k_irq,
|
||||
.mask = mask_rm9k_irq,
|
||||
.mask_ack = mask_rm9k_irq,
|
||||
.unmask = unmask_rm9k_irq,
|
||||
.end = rm9k_cpu_irq_end,
|
||||
};
|
||||
|
||||
@@ -135,15 +116,11 @@ void __init rm9k_cpu_irq_init(int base)
|
||||
|
||||
clear_c0_intcontrol(0x0000f000); /* Mask all */
|
||||
|
||||
for (i = base; i < base + 4; i++) {
|
||||
irq_desc[i].status = IRQ_DISABLED;
|
||||
irq_desc[i].action = NULL;
|
||||
irq_desc[i].depth = 1;
|
||||
irq_desc[i].chip = &rm9k_irq_controller;
|
||||
}
|
||||
for (i = base; i < base + 4; i++)
|
||||
set_irq_chip(i, &rm9k_irq_controller);
|
||||
|
||||
rm9000_perfcount_irq = base + 1;
|
||||
irq_desc[rm9000_perfcount_irq].chip = &rm9k_perfcounter_irq;
|
||||
set_irq_chip(rm9000_perfcount_irq, &rm9k_perfcounter_irq);
|
||||
|
||||
irq_base = base;
|
||||
}
|
||||
|
||||
@@ -172,19 +172,6 @@ __setup("nokgdb", nokgdb);
|
||||
|
||||
void __init init_IRQ(void)
|
||||
{
|
||||
int i;
|
||||
|
||||
for (i = 0; i < NR_IRQS; i++) {
|
||||
irq_desc[i].status = IRQ_DISABLED;
|
||||
irq_desc[i].action = NULL;
|
||||
irq_desc[i].depth = 1;
|
||||
irq_desc[i].chip = &no_irq_chip;
|
||||
spin_lock_init(&irq_desc[i].lock);
|
||||
#ifdef CONFIG_MIPS_MT_SMTC
|
||||
irq_hwmask[i] = 0;
|
||||
#endif /* CONFIG_MIPS_MT_SMTC */
|
||||
}
|
||||
|
||||
arch_init_irq();
|
||||
|
||||
#ifdef CONFIG_KGDB
|
||||
|
||||
+12
-63
@@ -50,44 +50,6 @@ static inline void mask_mips_irq(unsigned int irq)
|
||||
irq_disable_hazard();
|
||||
}
|
||||
|
||||
static inline void mips_cpu_irq_enable(unsigned int irq)
|
||||
{
|
||||
unsigned long flags;
|
||||
|
||||
local_irq_save(flags);
|
||||
unmask_mips_irq(irq);
|
||||
back_to_back_c0_hazard();
|
||||
local_irq_restore(flags);
|
||||
}
|
||||
|
||||
static void mips_cpu_irq_disable(unsigned int irq)
|
||||
{
|
||||
unsigned long flags;
|
||||
|
||||
local_irq_save(flags);
|
||||
mask_mips_irq(irq);
|
||||
back_to_back_c0_hazard();
|
||||
local_irq_restore(flags);
|
||||
}
|
||||
|
||||
static unsigned int mips_cpu_irq_startup(unsigned int irq)
|
||||
{
|
||||
mips_cpu_irq_enable(irq);
|
||||
|
||||
return 0;
|
||||
}
|
||||
|
||||
#define mips_cpu_irq_shutdown mips_cpu_irq_disable
|
||||
|
||||
/*
|
||||
* While we ack the interrupt interrupts are disabled and thus we don't need
|
||||
* to deal with concurrency issues. Same for mips_cpu_irq_end.
|
||||
*/
|
||||
static void mips_cpu_irq_ack(unsigned int irq)
|
||||
{
|
||||
mask_mips_irq(irq);
|
||||
}
|
||||
|
||||
static void mips_cpu_irq_end(unsigned int irq)
|
||||
{
|
||||
if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
|
||||
@@ -96,11 +58,10 @@ static void mips_cpu_irq_end(unsigned int irq)
|
||||
|
||||
static struct irq_chip mips_cpu_irq_controller = {
|
||||
.typename = "MIPS",
|
||||
.startup = mips_cpu_irq_startup,
|
||||
.shutdown = mips_cpu_irq_shutdown,
|
||||
.enable = mips_cpu_irq_enable,
|
||||
.disable = mips_cpu_irq_disable,
|
||||
.ack = mips_cpu_irq_ack,
|
||||
.ack = mask_mips_irq,
|
||||
.mask = mask_mips_irq,
|
||||
.mask_ack = mask_mips_irq,
|
||||
.unmask = unmask_mips_irq,
|
||||
.end = mips_cpu_irq_end,
|
||||
};
|
||||
|
||||
@@ -110,8 +71,6 @@ static struct irq_chip mips_cpu_irq_controller = {
|
||||
|
||||
#define unmask_mips_mt_irq unmask_mips_irq
|
||||
#define mask_mips_mt_irq mask_mips_irq
|
||||
#define mips_mt_cpu_irq_enable mips_cpu_irq_enable
|
||||
#define mips_mt_cpu_irq_disable mips_cpu_irq_disable
|
||||
|
||||
static unsigned int mips_mt_cpu_irq_startup(unsigned int irq)
|
||||
{
|
||||
@@ -119,13 +78,11 @@ static unsigned int mips_mt_cpu_irq_startup(unsigned int irq)
|
||||
|
||||
clear_c0_cause(0x100 << (irq - mips_cpu_irq_base));
|
||||
evpe(vpflags);
|
||||
mips_mt_cpu_irq_enable(irq);
|
||||
unmask_mips_mt_irq(irq);
|
||||
|
||||
return 0;
|
||||
}
|
||||
|
||||
#define mips_mt_cpu_irq_shutdown mips_mt_cpu_irq_disable
|
||||
|
||||
/*
|
||||
* While we ack the interrupt interrupts are disabled and thus we don't need
|
||||
* to deal with concurrency issues. Same for mips_cpu_irq_end.
|
||||
@@ -143,10 +100,10 @@ static void mips_mt_cpu_irq_ack(unsigned int irq)
|
||||
static struct irq_chip mips_mt_cpu_irq_controller = {
|
||||
.typename = "MIPS",
|
||||
.startup = mips_mt_cpu_irq_startup,
|
||||
.shutdown = mips_mt_cpu_irq_shutdown,
|
||||
.enable = mips_mt_cpu_irq_enable,
|
||||
.disable = mips_mt_cpu_irq_disable,
|
||||
.ack = mips_mt_cpu_irq_ack,
|
||||
.mask = mask_mips_mt_irq,
|
||||
.mask_ack = mips_mt_cpu_irq_ack,
|
||||
.unmask = unmask_mips_mt_irq,
|
||||
.end = mips_mt_cpu_irq_end,
|
||||
};
|
||||
|
||||
@@ -163,19 +120,11 @@ void __init mips_cpu_irq_init(int irq_base)
|
||||
* leave them uninitialized for other processors.
|
||||
*/
|
||||
if (cpu_has_mipsmt)
|
||||
for (i = irq_base; i < irq_base + 2; i++) {
|
||||
irq_desc[i].status = IRQ_DISABLED;
|
||||
irq_desc[i].action = NULL;
|
||||
irq_desc[i].depth = 1;
|
||||
irq_desc[i].chip = &mips_mt_cpu_irq_controller;
|
||||
}
|
||||
for (i = irq_base; i < irq_base + 2; i++)
|
||||
set_irq_chip(i, &mips_mt_cpu_irq_controller);
|
||||
|
||||
for (i = irq_base + 2; i < irq_base + 8; i++) {
|
||||
irq_desc[i].status = IRQ_DISABLED;
|
||||
irq_desc[i].action = NULL;
|
||||
irq_desc[i].depth = 1;
|
||||
irq_desc[i].chip = &mips_cpu_irq_controller;
|
||||
}
|
||||
for (i = irq_base + 2; i < irq_base + 8; i++)
|
||||
set_irq_chip(i, &mips_cpu_irq_controller);
|
||||
|
||||
mips_cpu_irq_base = irq_base;
|
||||
}
|
||||
|
||||
@@ -36,33 +36,14 @@ static volatile int lasat_int_mask_shift;
|
||||
|
||||
void disable_lasat_irq(unsigned int irq_nr)
|
||||
{
|
||||
unsigned long flags;
|
||||
|
||||
local_irq_save(flags);
|
||||
*lasat_int_mask &= ~(1 << irq_nr) << lasat_int_mask_shift;
|
||||
local_irq_restore(flags);
|
||||
}
|
||||
|
||||
void enable_lasat_irq(unsigned int irq_nr)
|
||||
{
|
||||
unsigned long flags;
|
||||
|
||||
local_irq_save(flags);
|
||||
*lasat_int_mask |= (1 << irq_nr) << lasat_int_mask_shift;
|
||||
local_irq_restore(flags);
|
||||
}
|
||||
|
||||
static unsigned int startup_lasat_irq(unsigned int irq)
|
||||
{
|
||||
enable_lasat_irq(irq);
|
||||
|
||||
return 0; /* never anything pending */
|
||||
}
|
||||
|
||||
#define shutdown_lasat_irq disable_lasat_irq
|
||||
|
||||
#define mask_and_ack_lasat_irq disable_lasat_irq
|
||||
|
||||
static void end_lasat_irq(unsigned int irq)
|
||||
{
|
||||
if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
|
||||
@@ -71,11 +52,10 @@ static void end_lasat_irq(unsigned int irq)
|
||||
|
||||
static struct irq_chip lasat_irq_type = {
|
||||
.typename = "Lasat",
|
||||
.startup = startup_lasat_irq,
|
||||
.shutdown = shutdown_lasat_irq,
|
||||
.enable = enable_lasat_irq,
|
||||
.disable = disable_lasat_irq,
|
||||
.ack = mask_and_ack_lasat_irq,
|
||||
.ack = disable_lasat_irq,
|
||||
.mask = disable_lasat_irq,
|
||||
.mask_ack = disable_lasat_irq,
|
||||
.unmask = enable_lasat_irq,
|
||||
.end = end_lasat_irq,
|
||||
};
|
||||
|
||||
@@ -152,10 +132,6 @@ void __init arch_init_irq(void)
|
||||
panic("arch_init_irq: mips_machtype incorrect");
|
||||
}
|
||||
|
||||
for (i = 0; i <= LASATINT_END; i++) {
|
||||
irq_desc[i].status = IRQ_DISABLED;
|
||||
irq_desc[i].action = 0;
|
||||
irq_desc[i].depth = 1;
|
||||
irq_desc[i].chip = &lasat_irq_type;
|
||||
}
|
||||
for (i = 0; i <= LASATINT_END; i++)
|
||||
set_irq_chip(i, &lasat_irq_type);
|
||||
}
|
||||
|
||||
@@ -62,16 +62,6 @@ void enable_atlas_irq(unsigned int irq_nr)
|
||||
iob();
|
||||
}
|
||||
|
||||
static unsigned int startup_atlas_irq(unsigned int irq)
|
||||
{
|
||||
enable_atlas_irq(irq);
|
||||
return 0; /* never anything pending */
|
||||
}
|
||||
|
||||
#define shutdown_atlas_irq disable_atlas_irq
|
||||
|
||||
#define mask_and_ack_atlas_irq disable_atlas_irq
|
||||
|
||||
static void end_atlas_irq(unsigned int irq)
|
||||
{
|
||||
if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
|
||||
@@ -80,11 +70,10 @@ static void end_atlas_irq(unsigned int irq)
|
||||
|
||||
static struct irq_chip atlas_irq_type = {
|
||||
.typename = "Atlas",
|
||||
.startup = startup_atlas_irq,
|
||||
.shutdown = shutdown_atlas_irq,
|
||||
.enable = enable_atlas_irq,
|
||||
.disable = disable_atlas_irq,
|
||||
.ack = mask_and_ack_atlas_irq,
|
||||
.ack = disable_atlas_irq,
|
||||
.mask = disable_atlas_irq,
|
||||
.mask_ack = disable_atlas_irq,
|
||||
.unmask = enable_atlas_irq,
|
||||
.end = end_atlas_irq,
|
||||
};
|
||||
|
||||
@@ -217,13 +206,8 @@ static inline void init_atlas_irqs (int base)
|
||||
*/
|
||||
atlas_hw0_icregs->intrsten = 0xffffffff;
|
||||
|
||||
for (i = ATLAS_INT_BASE; i <= ATLAS_INT_END; i++) {
|
||||
irq_desc[i].status = IRQ_DISABLED;
|
||||
irq_desc[i].action = 0;
|
||||
irq_desc[i].depth = 1;
|
||||
irq_desc[i].chip = &atlas_irq_type;
|
||||
spin_lock_init(&irq_desc[i].lock);
|
||||
}
|
||||
for (i = ATLAS_INT_BASE; i <= ATLAS_INT_END; i++)
|
||||
set_irq_chip(i, &atlas_irq_type);
|
||||
}
|
||||
|
||||
static struct irqaction atlasirq = {
|
||||
|
||||
@@ -65,39 +65,6 @@ static inline void unmask_cpci_irq(unsigned int irq)
|
||||
value = OCELOT_FPGA_READ(INTMASK);
|
||||
}
|
||||
|
||||
/*
|
||||
* Enables the IRQ in the FPGA
|
||||
*/
|
||||
static void enable_cpci_irq(unsigned int irq)
|
||||
{
|
||||
unmask_cpci_irq(irq);
|
||||
}
|
||||
|
||||
/*
|
||||
* Initialize the IRQ in the FPGA
|
||||
*/
|
||||
static unsigned int startup_cpci_irq(unsigned int irq)
|
||||
{
|
||||
unmask_cpci_irq(irq);
|
||||
return 0;
|
||||
}
|
||||
|
||||
/*
|
||||
* Disables the IRQ in the FPGA
|
||||
*/
|
||||
static void disable_cpci_irq(unsigned int irq)
|
||||
{
|
||||
mask_cpci_irq(irq);
|
||||
}
|
||||
|
||||
/*
|
||||
* Masks and ACKs an IRQ
|
||||
*/
|
||||
static void mask_and_ack_cpci_irq(unsigned int irq)
|
||||
{
|
||||
mask_cpci_irq(irq);
|
||||
}
|
||||
|
||||
/*
|
||||
* End IRQ processing
|
||||
*/
|
||||
@@ -125,15 +92,12 @@ void ll_cpci_irq(void)
|
||||
do_IRQ(ls1bit8(irq_src) + CPCI_IRQ_BASE);
|
||||
}
|
||||
|
||||
#define shutdown_cpci_irq disable_cpci_irq
|
||||
|
||||
struct irq_chip cpci_irq_type = {
|
||||
.typename = "CPCI/FPGA",
|
||||
.startup = startup_cpci_irq,
|
||||
.shutdown = shutdown_cpci_irq,
|
||||
.enable = enable_cpci_irq,
|
||||
.disable = disable_cpci_irq,
|
||||
.ack = mask_and_ack_cpci_irq,
|
||||
.ack = mask_cpci_irq,
|
||||
.mask = mask_cpci_irq,
|
||||
.mask_ack = mask_cpci_irq,
|
||||
.unmask = unmask_cpci_irq,
|
||||
.end = end_cpci_irq,
|
||||
};
|
||||
|
||||
@@ -141,11 +105,6 @@ void cpci_irq_init(void)
|
||||
{
|
||||
int i;
|
||||
|
||||
/* Reset irq handlers pointers to NULL */
|
||||
for (i = CPCI_IRQ_BASE; i < (CPCI_IRQ_BASE + 8); i++) {
|
||||
irq_desc[i].status = IRQ_DISABLED;
|
||||
irq_desc[i].action = 0;
|
||||
irq_desc[i].depth = 2;
|
||||
irq_desc[i].chip = &cpci_irq_type;
|
||||
}
|
||||
for (i = CPCI_IRQ_BASE; i < (CPCI_IRQ_BASE + 8); i++)
|
||||
set_irq_chip(i, &cpci_irq_type);
|
||||
}
|
||||
|
||||
Some files were not shown because too many files have changed in this diff Show More
Reference in New Issue
Block a user