Files
linux-apfs/drivers/base/regmap/regmap-mmio.c
T

288 lines
6.1 KiB
C
Raw Normal View History

2012-04-04 15:48:31 -06:00
/*
* Register map access API - MMIO support
*
* Copyright (c) 2012, NVIDIA CORPORATION. All rights reserved.
*
* This program is free software; you can redistribute it and/or modify it
* under the terms and conditions of the GNU General Public License,
* version 2, as published by the Free Software Foundation.
*
* This program is distributed in the hope it will be useful, but WITHOUT
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
* more details.
*
* You should have received a copy of the GNU General Public License
* along with this program. If not, see <http://www.gnu.org/licenses/>.
*/
2013-02-14 17:39:08 +01:00
#include <linux/clk.h>
2012-04-04 15:48:31 -06:00
#include <linux/err.h>
#include <linux/init.h>
#include <linux/io.h>
#include <linux/module.h>
#include <linux/regmap.h>
#include <linux/slab.h>
struct regmap_mmio_context {
void __iomem *regs;
unsigned val_bytes;
2013-02-14 17:39:08 +01:00
struct clk *clk;
2012-04-04 15:48:31 -06:00
};
static int regmap_mmio_gather_write(void *context,
const void *reg, size_t reg_size,
const void *val, size_t val_size)
{
struct regmap_mmio_context *ctx = context;
u32 offset;
2013-02-14 17:39:08 +01:00
int ret;
2012-04-04 15:48:31 -06:00
BUG_ON(reg_size != 4);
2013-02-14 17:39:08 +01:00
if (ctx->clk) {
ret = clk_enable(ctx->clk);
if (ret < 0)
return ret;
}
offset = *(u32 *)reg;
2012-04-04 15:48:31 -06:00
while (val_size) {
switch (ctx->val_bytes) {
case 1:
writeb(*(u8 *)val, ctx->regs + offset);
break;
case 2:
writew(*(u16 *)val, ctx->regs + offset);
2012-04-04 15:48:31 -06:00
break;
case 4:
writel(*(u32 *)val, ctx->regs + offset);
2012-04-04 15:48:31 -06:00
break;
#ifdef CONFIG_64BIT
case 8:
writeq(*(u64 *)val, ctx->regs + offset);
2012-04-04 15:48:31 -06:00
break;
#endif
default:
/* Should be caught by regmap_mmio_check_config */
BUG();
2012-04-04 15:48:31 -06:00
}
val_size -= ctx->val_bytes;
val += ctx->val_bytes;
offset += ctx->val_bytes;
}
2013-02-14 17:39:08 +01:00
if (ctx->clk)
clk_disable(ctx->clk);
2012-04-04 15:48:31 -06:00
return 0;
}
static int regmap_mmio_write(void *context, const void *data, size_t count)
{
BUG_ON(count < 4);
2012-04-04 15:48:31 -06:00
return regmap_mmio_gather_write(context, data, 4, data + 4, count - 4);
}
static int regmap_mmio_read(void *context,
const void *reg, size_t reg_size,
void *val, size_t val_size)
{
struct regmap_mmio_context *ctx = context;
u32 offset;
2013-02-14 17:39:08 +01:00
int ret;
2012-04-04 15:48:31 -06:00
BUG_ON(reg_size != 4);
2013-02-14 17:39:08 +01:00
if (ctx->clk) {
ret = clk_enable(ctx->clk);
if (ret < 0)
return ret;
}
offset = *(u32 *)reg;
2012-04-04 15:48:31 -06:00
while (val_size) {
switch (ctx->val_bytes) {
case 1:
*(u8 *)val = readb(ctx->regs + offset);
break;
case 2:
*(u16 *)val = readw(ctx->regs + offset);
2012-04-04 15:48:31 -06:00
break;
case 4:
*(u32 *)val = readl(ctx->regs + offset);
2012-04-04 15:48:31 -06:00
break;
#ifdef CONFIG_64BIT
case 8:
*(u64 *)val = readq(ctx->regs + offset);
2012-04-04 15:48:31 -06:00
break;
#endif
default:
/* Should be caught by regmap_mmio_check_config */
BUG();
2012-04-04 15:48:31 -06:00
}
val_size -= ctx->val_bytes;
val += ctx->val_bytes;
offset += ctx->val_bytes;
}
2013-02-14 17:39:08 +01:00
if (ctx->clk)
clk_disable(ctx->clk);
2012-04-04 15:48:31 -06:00
return 0;
}
static void regmap_mmio_free_context(void *context)
{
2013-02-14 17:39:08 +01:00
struct regmap_mmio_context *ctx = context;
if (ctx->clk) {
clk_unprepare(ctx->clk);
clk_put(ctx->clk);
}
2012-04-04 15:48:31 -06:00
kfree(context);
}
static struct regmap_bus regmap_mmio = {
.fast_io = true,
.write = regmap_mmio_write,
.gather_write = regmap_mmio_gather_write,
.read = regmap_mmio_read,
.free_context = regmap_mmio_free_context,
.reg_format_endian_default = REGMAP_ENDIAN_NATIVE,
.val_format_endian_default = REGMAP_ENDIAN_NATIVE,
2012-04-04 15:48:31 -06:00
};
2013-02-14 17:39:08 +01:00
static struct regmap_mmio_context *regmap_mmio_gen_context(struct device *dev,
const char *clk_id,
void __iomem *regs,
2012-04-04 15:48:31 -06:00
const struct regmap_config *config)
{
struct regmap_mmio_context *ctx;
2012-04-09 13:40:24 -06:00
int min_stride;
2013-02-14 17:39:08 +01:00
int ret;
2012-04-04 15:48:31 -06:00
if (config->reg_bits != 32)
return ERR_PTR(-EINVAL);
if (config->pad_bits)
return ERR_PTR(-EINVAL);
switch (config->val_bits) {
case 8:
2012-04-09 13:40:24 -06:00
/* The core treats 0 as 1 */
min_stride = 0;
break;
2012-04-04 15:48:31 -06:00
case 16:
2012-04-09 13:40:24 -06:00
min_stride = 2;
break;
2012-04-04 15:48:31 -06:00
case 32:
2012-04-09 13:40:24 -06:00
min_stride = 4;
break;
2012-04-04 15:48:31 -06:00
#ifdef CONFIG_64BIT
case 64:
2012-04-09 13:40:24 -06:00
min_stride = 8;
break;
2012-04-04 15:48:31 -06:00
#endif
break;
default:
return ERR_PTR(-EINVAL);
}
2012-04-09 13:40:24 -06:00
if (config->reg_stride < min_stride)
return ERR_PTR(-EINVAL);
switch (config->reg_format_endian) {
case REGMAP_ENDIAN_DEFAULT:
case REGMAP_ENDIAN_NATIVE:
break;
default:
return ERR_PTR(-EINVAL);
}
ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
2012-04-04 15:48:31 -06:00
if (!ctx)
return ERR_PTR(-ENOMEM);
ctx->regs = regs;
ctx->val_bytes = config->val_bits / 8;
2013-02-14 17:39:08 +01:00
if (clk_id == NULL)
return ctx;
ctx->clk = clk_get(dev, clk_id);
if (IS_ERR(ctx->clk)) {
ret = PTR_ERR(ctx->clk);
goto err_free;
}
ret = clk_prepare(ctx->clk);
if (ret < 0) {
clk_put(ctx->clk);
goto err_free;
}
2012-04-04 15:48:31 -06:00
return ctx;
2013-02-14 17:39:08 +01:00
err_free:
kfree(ctx);
return ERR_PTR(ret);
2012-04-04 15:48:31 -06:00
}
/**
2013-02-14 17:39:08 +01:00
* regmap_init_mmio_clk(): Initialise register map with register clock
2012-04-04 15:48:31 -06:00
*
* @dev: Device that will be interacted with
2013-02-14 17:39:08 +01:00
* @clk_id: register clock consumer ID
2012-04-04 15:48:31 -06:00
* @regs: Pointer to memory-mapped IO region
* @config: Configuration for register map
*
* The return value will be an ERR_PTR() on error or a valid pointer to
* a struct regmap.
*/
2013-02-14 17:39:08 +01:00
struct regmap *regmap_init_mmio_clk(struct device *dev, const char *clk_id,
void __iomem *regs,
const struct regmap_config *config)
2012-04-04 15:48:31 -06:00
{
struct regmap_mmio_context *ctx;
2013-02-14 17:39:08 +01:00
ctx = regmap_mmio_gen_context(dev, clk_id, regs, config);
2012-04-04 15:48:31 -06:00
if (IS_ERR(ctx))
return ERR_CAST(ctx);
return regmap_init(dev, &regmap_mmio, ctx, config);
}
2013-02-14 17:39:08 +01:00
EXPORT_SYMBOL_GPL(regmap_init_mmio_clk);
2012-04-04 15:48:31 -06:00
/**
2013-02-14 17:39:08 +01:00
* devm_regmap_init_mmio_clk(): Initialise managed register map with clock
2012-04-04 15:48:31 -06:00
*
* @dev: Device that will be interacted with
2013-02-14 17:39:08 +01:00
* @clk_id: register clock consumer ID
2012-04-04 15:48:31 -06:00
* @regs: Pointer to memory-mapped IO region
* @config: Configuration for register map
*
* The return value will be an ERR_PTR() on error or a valid pointer
* to a struct regmap. The regmap will be automatically freed by the
* device management code.
*/
2013-02-14 17:39:08 +01:00
struct regmap *devm_regmap_init_mmio_clk(struct device *dev, const char *clk_id,
void __iomem *regs,
const struct regmap_config *config)
2012-04-04 15:48:31 -06:00
{
struct regmap_mmio_context *ctx;
2013-02-14 17:39:08 +01:00
ctx = regmap_mmio_gen_context(dev, clk_id, regs, config);
2012-04-04 15:48:31 -06:00
if (IS_ERR(ctx))
return ERR_CAST(ctx);
return devm_regmap_init(dev, &regmap_mmio, ctx, config);
}
2013-02-14 17:39:08 +01:00
EXPORT_SYMBOL_GPL(devm_regmap_init_mmio_clk);
2012-04-04 15:48:31 -06:00
MODULE_LICENSE("GPL v2");